

# **PIC32 Flash Programming Specification**

## 1.0 DEVICE OVERVIEW

This document defines the Flash programming specification for the PIC32 family of 32-bit microcontrollers.

This programming specification is designed to guide developers of external programmer tools. Customers who are developing applications for PIC32 devices should use development tools that already provide support for device programming.

The major topics of discussion include:

- Section 1.0 "Device Overview"
- Section 2.0 "Programming Overview"
- Section 3.0 "Programming Steps"
- Section 4.0 "Connecting to the Device"
- Section 5.0 "EJTAG vs. ICSP"
- Section 6.0 "Pseudo Operations"
- Section 7.0 "Entering 2-Wire Enhanced ICSP Mode"
- Section 8.0 "Check Device Status"
- Section 9.0 "Erasing the Device"
- Section 10.0 "Entering Serial Execution Mode"
- Section 11.0 "Downloading the Programming Executive (PE)"
- Section 12.0 "Downloading a Data Block"
- Section 13.0 "Initiating a Page Erase"
- Section 14.0 "Initiating a Flash Row Write"
- Section 15.0 "Verify Device Memory"
- Section 16.0 "Exiting Programming Mode"
- Section 17.0 "The Programming Executive"
- · Section 18.0 "Checksum"
- Section 19.0 "Configuration Memory and Device ID"
- Section 20.0 "TAP Controllers"
- Section 21.0 "AC/DC Characteristics and Timing Requirements"
- Appendix A: "PIC32 Flash Memory Map"
- Appendix B: "Hex File Format"
- · Appendix C: "Revision History"

## 2.0 PROGRAMMING OVERVIEW

When in development of a programming tool, it is necessary to understand the internal Flash program operations of the target device and the Special Function Registers (SFRs) used to control Flash programming, as these same operations and registers are used by an external programming tool and its software. These operations and control registers are described in the "Flash Program Memory" chapter in the specific device data sheet, and the related "PIC32 Family Reference Manual" section. It is highly recommended that these documents be used in conjunction with this programming specification.

An external tool programming setup consists of an external programmer tool and a target PIC32 device. Figure 2-1 illustrates a typical programming setup. The programmer tool is responsible for executing necessary programming steps and completing the programming operation.

FIGURE 2-1: PROGRAMMING SYSTEM SETUP



# 2.1 Devices with Dual Flash Panel and Dual Boot Regions

The PIC32MK and PIC32MZ families of devices incorporate several features useful for field (self) programming of the device. These features include dual Flash panels with dual boot regions, an aliasing scheme for the boot regions allowing automatic selection of boot code at start-up and a panel swap feature for Program Flash. The two Flash panels and their associated boot regions can be erased and programmed separately. Refer to Section 48. "Memory Organization and Permissions" (DS60001214) of the "PIC32 Family Reference Manual" for a detailed explanation of these features.

A development tool used for production programming will not be concerned about most of these features with the following exceptions:

- Ensuring the SWAP bit (NVMCON<7>) is in the proper setting. The default setting is '0' for no swap of panels. The development tool should assume the default setting when generating source files for the programming tool.
- Proper handling of the aliasing of the boot memory in the checksum calculation. The aliased sections will be duplicates of the fixed sections. See Section 18.0 "Checksum" for more information on checksum calculations with aliased regions
- For PIC32MK devices, using the Erase/Retry feature when an attempt to erase a Flash page fails and needs to be retried. See Section 13.0 "Initiating a Page Erase" for more information.

# 2.2 Programming Interfaces

All PIC32 devices provide two physical interfaces to the external programmer tool:

- 2-wire In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- 4-wire Joint Test Action Group (JTAG)

See Section 4.0 "Connecting to the Device" for more information.

Either of these methods may use a downloadable Programming Executive (PE). The PE executes from the target device RAM and hides device programming details from the programmer. It also removes overhead associated with data transfer and improves overall data throughput. Microchip has developed a PE that is available for use with any external programmer (see Section 17.0 "The Programming Executive" for more information).

**Section 3.0 "Programming Steps"** describes high-level programming steps, followed by a brief explanation of each step. Detailed explanations are available in corresponding sections of this document.

More information on programming commands, EJTAG, and DC specifications are available in the following sections:

- Section 19.0 "Configuration Memory and Device ID"
- Section 20.0 "TAP Controllers"
- Section 21.0 "AC/DC Characteristics and Timing Requirements"

## 2.3 Enhanced JTAG (EJTAG)

The 2-wire and 4-wire interfaces use the EJTAG protocol to exchange data with the programmer. While this document provides a working description of this protocol as needed, advanced users are advised to refer to the Imagination Technologies Limited web site (www.imgtec.com) for more information.

#### 2.4 Data Sizes

Data sizes are defined as follows:

One word: 32 bits One-half word: 16 bits One-quarter word: 8 bits

· One Byte: 8 bits

#### 3.0 PROGRAMMING STEPS

All tool programmers must perform a common set of steps, regardless of the actual method being used. Figure 3-1 shows the set of steps to program PIC32 devices.

FIGURE 3-1: PROGRAMMING FLOW



The following sequence lists the programming steps with a brief explanation of each step. More detailed information about these steps is available in the subsequent sections.

1. Connect to the target device.

To ensure successful programming, all required pins must be connected to appropriate signals. See **Section 4.0 "Connecting to the Device"** for more information.

2. Place the target device in programming mode.

For 2-wire programming methods, the target device must be placed in a special programming mode (Enhanced ICSP $^{\text{TM}}$ ) before executing any other steps.

**Note:** For the 4-wire programming methods, Step 2 is not applicable.

See Section 7.0 "Entering 2-Wire Enhanced ICSP Mode" for more information.

3. Check the status of the device.

Checks the status of the device to ensure it is ready to receive information from the programmer.

See Section 8.0 "Check Device Status" for more information.

4. Erase the target device.

If the target memory block in the device is not blank, or if the device is code-protected, an erase step must be performed before programming any new data.

See **Section 9.0 "Erasing the Device"** for more information.

5. Enter programming mode.

Verifies that the device is not code-protected and boots the TAP controller to start sending and receiving data to and from the PIC32 CPU.

See Section 10.0 "Entering Serial Execution Mode" for more information.

6. Download the Programming Executive (PE).

The PE is a small block of executable code that is downloaded into the RAM of the target device. It will receive and program the actual data.

Note:

If the programming method being used does not require the PE, Step 6 is not applicable.

See Section 11.0 "Downloading the Programming Executive (PE)" for more information.

7. Download the block of data to program.

All methods, with or without the PE, must download the desired programming data into a block of memory in RAM.

See Section 12.0 "Downloading a Data Block" for more information.

Initiate Flash Write.

After downloading each block of data into RAM, the programming sequence must be started to program it into the target device's Flash memory.

See Section 14.0 "Initiating a Flash Row Write" for more information.

- 9. Repeat Step 7 and Step 8 until all data blocks are downloaded and programmed.
- 10. Verify the program memory.

After all programming data and Configuration bits are programmed, the target device memory should be read back and verified for the matching content.

See Section 15.0 "Verify Device Memory" for more information.

11. Exit the programming mode.

The newly programmed data is not effective until either power is removed and reapplied to the target device or an exit programming sequence is performed.

See Section 16.0 "Exiting Programming Mode" for more information.

# 4.0 CONNECTING TO THE DEVICE

The PIC32 family provides two possible physical interfaces for connecting and programming the memory contents, see Figure 4-1. For all programming interfaces, the target device must be powered and all required signals must be connected. In addition, the interface must be enabled, either through its Configuration bit, as in the case of the JTAG 4-wire interface, or though a special initialization sequence, as is the case for the 2-wire ICSP interface.

The JTAG interface is enabled by default in blank devices shipped from the factory.

Enabling ICSP is described in Section 7.0 "Entering 2-Wire Enhanced ICSP Mode".

FIGURE 4-1: PROGRAMMING INTERFACES



#### 4.1 4-wire Interface

One possible interface is the 4-wire JTAG (IEEE 1149.1) port. Table 4-1 lists the required pin connections. This interface uses the following four communication lines to transfer data to and from the PIC32 device being programmed:

- Test Clock Input (TCK)
- Test Mode Select Input (TMS)
- Test Data Input (TDI)
- Test Data Output (TDO)

Refer to the specific device data sheet for the connection of the signals to the device pins.

#### 4.1.1 TEST CLOCK INPUT (TCK)

TCK is the clock that controls the updating of the TAP controller and the shifting of data through the Instruction or selected Data registers. TCK is independent of the processor clock with respect to both frequency and phase.

# 4.1.2 TEST MODE SELECT INPUT (TMS)

TMS is the control signal for the TAP controller. This signal is sampled on the rising edge of TCK.

## 4.1.3 TEST DATA INPUT (TDI)

TDI is the test data input to the Instruction or selected Data register. This signal is sampled on the rising edge of TCK for some TAP controller states.

## 4.1.4 TEST DATA OUTPUT (TDO)

TDO is the test data output from the Instruction or Data registers. This signal changes on the falling edge of TCK. TDO is only driven when data is shifted out, otherwise the TDO is tri-stated.

TABLE 4-1: 4-WIRE INTERFACE PINS

| Device Pin Name                                                               | Pin Type | Pin Description                       |
|-------------------------------------------------------------------------------|----------|---------------------------------------|
| MCLR                                                                          | I        | Programming Enable                    |
| ENVREG <sup>(2)</sup>                                                         | ļ        | Enable for On-Chip Voltage Regulator  |
| VDD, VDD1V8 <sup>(2)</sup> , VBAT <sup>(2)</sup> , and AVDD <sup>(1)</sup>    | Р        | Power Supply                          |
| Vss, Vss <sub>1</sub> v <sub>8</sub> <sup>(2)</sup> , and AVss <sup>(1)</sup> | Р        | Ground                                |
| VCAP <sup>(2)</sup>                                                           | Р        | CPU logic filter capacitor connection |
| TDI                                                                           | I        | Test Data In                          |
| TDO                                                                           | 0        | Test Data Out                         |
| TCK                                                                           | I        | Test Clock                            |
| TMS                                                                           | I        | Test Mode State                       |

**Legend:** I = Input O = Output P = Power

- **Note 1:** All power supply and ground pins must be connected, including analog supplies (AVDD) and ground (AVss).
  - 2: This pin is not available on all devices. Refer to the "Pin Diagrams" or "Pin Tables" section in the specific device data sheet to determine availability.

#### 4.2 2-wire Interface

Another possible interface is the 2-wire ICSP port. Table 4-2 lists the required pin connections. This interface uses the following two communication lines to transfer data to and from the PIC32 device being programmed:

- Serial Program Clock (PGECx)
- Serial Program Data (PGEDx)

These signals are described in the following two sections. Refer to the specific device data sheet for the connection of the signals to the chip pins.

# 4.2.1 SERIAL PROGRAM CLOCK (PGECx)

PGECx is the clock that controls the updating of the TAP controller and the shifting of data through the Instruction or selected Data registers. PGECx is independent of the processor clock, with respect to both frequency and phase.

# 4.2.2 SERIAL PROGRAM DATA (PGEDx)

PGEDx is the data input/output to the Instruction or selected Data Registers, it is also the control signal for the TAP controller. This signal is sampled on the falling edge of PGECx for some TAP controller states.

TABLE 4-2: 2-WIRE INTERFACE PINS

| Device<br>Pin Name                                                            | Programmer<br>Pin Name | Pin Type | Pin Description                            |
|-------------------------------------------------------------------------------|------------------------|----------|--------------------------------------------|
| MCLR                                                                          | MCLR                   | Р        | Programming Enable                         |
| ENVREG <sup>(2)</sup>                                                         | N/A                    | I        | Enable for On-Chip Voltage Regulator       |
| VDD, VDD1V8 <sup>(2)</sup> , VBAT <sup>(2)</sup> , and AVDD <sup>(1)</sup>    | VDD                    | Р        | Power Supply                               |
| Vss, Vss <sub>1</sub> v <sub>8</sub> <sup>(2)</sup> , and AVss <sup>(1)</sup> | Vss                    | Р        | Ground                                     |
| VCAP <sup>(2)</sup>                                                           | N/A                    | Р        | CPU logic filter capacitor connection      |
| PGECx                                                                         | PGEC                   | I        | Primary Programming Pin Pair: Serial Clock |
| PGEDx                                                                         | PGED                   | I/O      | Primary Programming Pin Pair: Serial Data  |

**Legend:** I = Input O = Output P = Power

- Note 1: All power supply and ground pins must be connected, including analog supplies (AVDD) and ground (AVSS).
  - 2: This pin is not available on all devices. Refer to either the "Pin Diagrams" or "Pin Tables" section in the specific device data sheet to determine availability.

## 4.3 PIC32MX Power Requirements

Devices in the PIC32MX family are dual voltage supply designs. There is one supply for the core and another for peripherals and I/O pins. All devices contain an on-chip regulator for the lower voltage core supply to eliminate the need for an additional external regulator. There are three implementations of the on board regulator:

- The first version has an internal regulator that can be disabled using the ENVREG pin. When disabled, an external power supply must be used to power the core. If enabled, a low-ESR filter capacitor must be connected to the VCAP pin, see Figure 4-2.
- The second version has an internal regulator that cannot be disabled. A low-ESR filter capacitor must always be connected to the VCAP pin.
- The third version has an internal regulator that cannot be disabled and does not require a filter capacitor

Refer to Section 21.0 "AC/DC Characteristics and Timing Requirements" and the "Electrical Characteristics" chapter in the specific device data sheet for the power requirements for your device.

FIGURE 4-2: INTERNAL REGULATOR ENABLE/DISABLE OPTIONS



# 4.4 PIC32MX With VBAT Pin Power Requirements

Some devices in the PIC32MX family provide a VBAT pin. This pin can be connected to the VDD power supply during programming. See Figure 4-3.

FIGURE 4-3: PIC32MX WITH VBAT PIN POWER CONNECTIONS



# 4.5 PIC32MZ EC and PIC32MZ EF Power Requirements

Devices in the PIC32MZ EC and PIC32MZ EF families are also dual voltage supply designs like PIC32MX devices. However, the internal regulator does not require the external filter capacitor, and there is no corresponding VCAP or ENVREG pins. See Figure 4-4.

Refer to Section 21.0 "AC/DC Characteristics and Timing Requirements" and the "Electrical Characteristics" chapter in the specific device data sheet for the power requirements for your device.

FIGURE 4-4: PIC32MZ EC/EF POWER CONNECTIONS



# 4.6 PIC32MZ DA Power Requirements

Devices in the PIC32MZ DA family are quadruple voltage supply designs. Two of the voltage supplies are identical to the PIC32MZ EC and PIC32MZ EF voltage supplies. The third voltage supply is for the DDR memory interface, and requires a 1.8 volt supply. The fourth voltage supply is for the VBAT pin, but it can be connected to the VDD power supply. See Figure 4-5.

Refer to Section 21.0 "AC/DC Characteristics and Timing Requirements" and the "Electrical Characteristics" chapter in the specific device data sheet for the power requirements for your device.

FIGURE 4-5: PIC32MZ DA POWER CONNECTIONS



# 4.7 PIC32MK Power Requirements

Devices in the PIC32MK family are triple voltage supply designs. Two of the voltage supplies are identical to the PIC32MZ EC and PIC32MZ EF voltage supplies. The third voltage supply is for the VBAT pin, but it can be connected to the VDD power supply. See Figure 4-6.

FIGURE 4-6: PIC32MK POWER CONNECTIONS



### 5.0 EJTAG vs. ICSP

Programming is accomplished through the EJTAG module in the CPU core. EJTAG is connected to either the full set of JTAG pins, or a reduced 2-wire to 4-wire EJTAG interface for ICSP mode. In both modes, programming of the PIC32 Flash memory is accomplished through the ETAP controller. The TAP Controller uses the TMS pin to determine if Instruction or Data registers should be accessed in the shift path between TDI and TDO, see Figure 5-1.

The basic concept of EJTAG that is used for programming is the use of a special memory area called DMSEG (0xFF200000 to 0xFF2FFFFF), which is only available when the processor is running in Debug mode. All instructions are serially shifted into an internal buffer, and then loaded into the Instruction register and executed by the CPU. Instructions are fed through the ETAP state machine in 32-bit groups.

FIGURE 5-1: TAP CONTROLLER



# 5.1 Programming Interface

Figure 5-2 shows the basic programming interface in PIC32 devices. Descriptions of each interface block are provided in subsequent sections.

FIGURE 5-2: BASIC PIC32 PROGRAMMING INTERFACE BLOCK DIAGRAM



#### 5.1.1 ETAP

This block serially feeds instructions and data into the CPU.

#### 5.1.2 MTAP

In addition to the EJTAG TAP (ETAP) controller, the PIC32 device uses a second proprietary TAP controller for additional operations. The Microchip TAP (MTAP) controller supports two instructions relevant to programming: MTAP\_COMMAND and TAP switch Instructions. See Table 20-1 for a complete list of Instructions. The MTAP\_COMMAND instruction provides a mechanism for a JTAG probe to send commands to the device through its Data register.

The programmer sends commands by shifting in the  ${\tt MTAP\_COMMAND}$  instruction through the  ${\tt SendCommand}$  pseudo operation, and then sending the  ${\tt MTAP\_COM-MAND}$  DR commands through the XferData pseudo operation, see Table 20-2 for specific commands.

The probe does not need to issue a  ${\tt MTAP\_COMMAND}$  instruction for every command shifted into the Data register.

#### 5.1.3 2-WIRE TO 4-WIRE

This block converts the 2-wire ICSP interface to the 4-wire JTAG interface.

#### 5.1.4 CPU

The CPU executes instructions at 8 MHz through the internal oscillator.

#### 5.1.5 FLASH CONTROLLER

The Flash controller controls erasing and programming of the Flash memory on the device.

#### 5.1.6 FLASH MEMORY

The PIC32 device Flash memory is divided into two logical Flash partitions consisting of the Boot Flash Memory (BFM) and Program Flash Memory (PFM). The BFM begins at address 0x1FC00000, and the PFM begins at address 0x1D000000. Each Flash partition is divided into pages, which represent the smallest block of memory that can be erased. Depending on the device, page sizes are 256 words (1024 bytes), 1024 words (4096 bytes), or 4096 words (16,384 bytes). Row size indicates the number of words that are programmed with the row program command. There are always 8 rows within a page; therefore, devices with 256, 1024, and 4096 word page sizes have 32, 128, and 512 word row sizes, respectively. Table 5-1 shows the PFM, BFM, row, and page size of each device family.

Memory locations of the BFM are reserved for the device Configuration registers, see **Section 19.0** "Configuration Memory and Device ID" for more information.

TABLE 5-1: CODE MEMORY SIZE

| PIC32 Device                                                                         | Row Size<br>(Words) | Page Size<br>(Words) | Boot Flash Memory Address<br>(Bytes) (See Note 1)              | Programming Executive<br>(See Notes 2 and 3) |
|--------------------------------------------------------------------------------------|---------------------|----------------------|----------------------------------------------------------------|----------------------------------------------|
| PIC32MX<br>110/120/130/150/170<br>210/220/230/350/270<br>(28/36/44-pin Devices Only) |                     |                      | 0x1FC00000-0x1FC00BFF (3 KB)                                   |                                              |
| PIC32MX<br>120/130/150/170/230/250/<br>270/530/550/570<br>(64/100-pin Devices Only)  | 32                  | 256                  | OXTECOUOU-OXTECOUBEE (3 KB)                                    | RIPE_11_aabbcc.hex                           |
| PIC32MX<br>15X/17X/25X/27X<br>(28/44-pin Devices Only)                               |                     |                      | 0x1FC00000-0x1FC02FFF (12 KB)                                  |                                              |
| PIC32MX<br>330/350/370/430/450/470                                                   |                     |                      |                                                                |                                              |
| PIC32MX<br>320/340/360/420/440/460                                                   | 128                 | 1024                 | 0x1FC00000-0x1FC02FFF (12 KB)                                  | RIPE 06 aabbcc.hex                           |
| PIC32MX<br>534/564/664/764                                                           | 120                 | 1024                 | 0X11 C00000-0X11 C02111 (12 NB)                                | MIFE_00_aabbcc.nex                           |
| PIC32MX<br>575/675/695/795                                                           |                     |                      |                                                                |                                              |
| PIC32MK<br>0512/1024                                                                 | 128                 | 1024                 | 0x1FC00000-0x1FC04FFF (20 KB)<br>0x1FC20000-0x1FC24FFF (20 KB) | RIPE_15a_aabbcc.hex                          |
| PIC32MZ<br>05XX/10XX/20XX                                                            | 512                 | 4096                 | 0x1FC00000-0x1FC13FFF (80 KB)<br>0x1FC20000-0x1FC33FFF (80 KB) | RIPE_15_aabbcc.hex                           |

Note 1: Program Flash Memory address ranges are based on Program Flash size are as follows:

- 0x1D000000-0x1D003FFF (16 KB)
- 0x1D000000-0x1D007FFF (32 KB)
- 0x1D000000-0x1D00FFFF (64 KB)
- 0x1D000000-0x1D01FFFF (128 KB)
- 0x1D000000-0x1D03FFFF (256 KB)
- 0x1D000000-0x1D07FFFF (512 KB)
- 0x1D000000-0x1D0FFFFF (1024 KB)
- 0x1D000000-0x1D1FFFFF (2048 KB)

All Program Flash memory sizes are not supported by each family.

- 2: The Programming Executive can be obtained from the related product page on the Microchip web site, or it can be located in the following MPLAB® X IDE installation folders:
  - ...\Microchip\MPLABX\<version>\mplab\_ide\mplablibs\modules\ext\REALICE.jar
  - ...\Microchip\MPLABX\<version>\mplab ide\mplablibs\modules\ext\ICD3.jar
  - ...\Microchip\MPLABX\<version>\mplab ide\mplablibs\modules\ext\PICKIT3.jar
- 3: The last characters of the file name, aabbcc, vary based on the revision of the file.

#### 5.2 4-wire JTAG Details

The 4-wire interface uses standard JTAG (IEEE 1149.1-2001) interface signals.

- TCK: Test Clock drives data in/out
- TMS: Test Mode Select selects operational mode
- TDI: Test Data Input data into the device
- TDO: Test Data Output data out of the device

Since only one data line is available, the protocol is necessarily serial (like SPI). The clock input is at the TCK pin. Configuration is performed by manipulating a state machine bit by bit through the TMS pin. One bit of data is transferred in and out per TCK clock pulse at the TDI and TDO pins. Different instruction modes can be loaded to read the chip ID or manipulate chip functions.

Data presented to TDI must be valid for a chip-specific setup time before, and hold time, after the rising edge of TCK. TDO data is valid for a chip-specific time after the falling edge of TCK, refer to Figure 5-3.

FIGURE 5-3: 4-WIRE JTAG INTERFACE



#### 5.3 2-wire ICSP Details

In ICSP mode, the 2-wire ICSP signals are time multiplexed into the 2-wire to 4-wire block. The 2-wire to 4-wire block then converts the signals to look like a 4-wire JTAG port to the TAP controller. The following are two possible modes of operation:

- · 4-phase ICSP
- · 2-phase ICSP

#### 5.3.1 4-PHASE ICSP

In 4-phase ICSP mode, the TDI, TDO and TMS device pins are multiplexed onto PGEDx in four clocks, see Figure 5-4. The Least Significant bit (LSb) is shifted first; and TDI and TMS are sampled on the falling edge of PGECx, while TDO is driven on the falling edge of PGECx. The 4-phase ICSP mode is used for both read and write data transfers.

#### 5.3.2 2-PHASE ICSP

In 2-phase ICSP mode, the TMS and TDI device pins are multiplexed into PGEDx in two clocks, see Figure 5-5. The LSb is shifted first; and TDI and TMS are sampled on the falling edge of PGECx. There is no TDO output provided in this mode. The 2-phase ICSP mode was designed to accelerate 2-wire, write-only transactions.

Note: The packet is not actually executed until the first clock of the next packet. To enter 2-wire, 2-phase ICSP mode, the TDOEN bit (DDPCON<0>) must be set to '0'.

FIGURE 5-4: 2-WIRE, 4-PHASE







#### 5.3.3 SYNCHRONIZATION

Some PIC32 devices can Reset the internal EJTAG state machine if the attached programmer loses synchronization with it. This can occur when noise is present on the PGCx signal.

To achieve resynchronization, the PGEDx pin is held high for 24 PGECx clock cycles. This forces five TMS events into the EJTAG controller and will place the EJTAG state machine into a Test Idle Reset. See Figure 5-6 for an example of how to achieve resynchronization.

When asserting the PGEDx pin high, there may be contention on the pin as the device may attempt to drive TDO out onto the pin while the in-circuit emulator is driving in. This will only occur for a maximum of one cycle as TMS high will advance the EJTAG state machine out of a Shift-IR or Shift-DR state.

Synchronization in 2-wire, 2-phase mode is not supported.

FIGURE 5-6: ACHIEVING RESYNCHRONIZATION



### 6.0 PSEUDO OPERATIONS

To simplify the description of programming details, all operations will be described using pseudo operations. There are several functions used in the pseudo-code descriptions. These are used either to make the pseudo-code more readable, to abstract implementation-specific behavior, or both. When passing parameters with pseudo operation, the following syntax will be used:

- 5'h0x03 send 5-bit hexadecimal value of 3
- 6'b011111 send 6-bit binary value of 31

These functions are defined in this section, and include the following operations:

- SetMode (mode)
- SendCommand (command)
- oData = XferData (iData)
- oData = XferFastData (iData)
- oData = XferInstruction (instruction)

# 6.1 SetMode Pseudo Operation

#### Format:

SetMode (mode)

### Purpose:

To set the EJTAG state machine to a specific state.

#### **Description:**

The value of mode is clocked into the device on signal TMS. TDI is set to a '0' and TDO is ignored.

#### Restrictions:

None.

#### **Example:**

SetMode (6'b011111)

# FIGURE 6-1: SetMode 4-WIRE



#### FIGURE 6-2: SetMode 2-WIRE



# 6.2 SendCommand Pseudo Operation

## Format:

SendCommand (command)

#### Purpose:

To send a command to select a specific TAP register.

## **Description (in sequence):**

- The TMS Header is clocked into the device to select the Shift IR state
- 2. The command is clocked into the device on TDI while holding signal TMS low.
- The last Most Significant bit (MSb) of the command is clocked in while setting TMS high.
- 4. The TMS Footer is clocked in on TMS to return the TAP controller to the Run/Test Idle state.

#### **Restrictions:**

None.

#### Example:

SendCommand (5'h0x07)

FIGURE 6-3: SendCommand 4-WIRE







# 6.3 XferData Pseudo Operation

#### Format:

oData = XferData (iData)

#### Purpose:

To clock data to and from the register selected by the command.

## **Description (in sequence):**

- The TMS Header is clocked into the device to select the Shift DR state.
- The data is clocked in/out of the device on TDI/TDO while holding signal TMS low.
- 3. The last MSb of the data is clocked in/out while setting TMS high.
- 4. The TMS Footer is clocked in on TMS to return the TAP controller to the Run/Test Idle state.

#### **Restrictions:**

None.

### Example:

oData = XferData (32'h0x12)

FIGURE 6-5: XferData 4-WIRE







# 6.4 XferFastData Pseudo Operation

#### Format:

oData = XferFastData (iData)

#### Purpose:

To quickly send 32 bits of data in/out of the device.

#### **Description (in sequence):**

 The TMS Header is clocked into the device to select the Shift DR state.

Note: For 2-wire (4-phase) – on the last clock, the oPrAcc bit is shifted out on TDO while clocking in the TMS Header. If the value of oPrAcc is not '1', the whole operation must be repeated.

The input value of the PrAcc bit, which is '0', is clocked in.

Note: For 2-wire (4-phase) – the TDO during this operation will be the LSb of output data. The rest of the 31 bits of the input data are clocked in and the 31 bits of output data are clocked out. For the last bit of the input data, the TMS Footer = 1 is set.

 TMS Footer = 10 is clocked in to return the TAP controller to the Run/Test Idle state.

#### **Restrictions:**

The SendCommand (ETAP\_FASTDATA) must be sent first to select the Fastdata register, as shown in Example 6-1. See Table 20-4 for a detailed descriptions of commands.

Note: The 2-phase XferData is only used when talking to the PE. See Section 17.0 "The Programming Executive" for more information.

# **EXAMPLE 6-1:** SendCommand

// Select the Fastdata Register
SendCommand(ETAP\_FASTDATA)
// Send/Receive 32-bit Data
oData = XferFastData(32'h0x12)

### FIGURE 6-7: XferFastData 4-WIRE



# FIGURE 6-8: XferFastData 2-WIRE (2-phase)







# 6.5 XferInstruction Pseudo Operation

#### Format:

XferInstruction (instruction)

#### Purpose:

To send 32 bits of data for the device to execute.

#### **Description:**

The instruction is clocked into the device and then executed by CPU.

#### **Restrictions:**

The device must be in Debug mode.

## **EXAMPLE 6-2:** XferInstruction

```
XferInstruction (instruction)
{
    // Select Control Register
        SendCommand(ETAP_CONTROL);
        // Wait until CPU is ready
        // Check if Processor Access bit (bit 18) is set
        do {
                  controlVal = XferData(32'h0x0004C000);
        } while ( PrAcc(contorlVal<18>) is not '1' );

        // Select Data Register
        SendCommand(ETAP_DATA);

        // Send the instruction
        XferData(instruction);

        // Tell CPU to execute instruction
        SendCommand(ETAP_CONTROL);
        XferData(32'h0x0000C000);
}
```

# 6.6 ReadFromAddress Pseudo Operation

#### Format:

oData = ReadFromAddress (address)

#### Purpose:

To send 32 bits of data to the device memory.

#### **Description:**

The 32-bit data is read from the memory at the address specified in the "address" parameter.

#### **Restrictions:**

The device must be in Debug mode.

# EXAMPLE 6-3: ReadFromAddress FOR PIC32MX, PIC32MZ, AND PIC32MK DEVICES

```
ReadFromAddress (address)
// Load Fast Data register address to s3
instruction = 0x3c130000;
instruction |= (0xff200000>>16)&0x0000ffff;
XferInstruction(instruction); // lui s3, <FAST DATA REG ADDRESS(31:16)> - set address of fast
data register
// Load memory address to be read into t0
instruction = 0x3c080000;
instruction |= (address>>16)&0x0000ffff;
XferInstruction(instruction); // lui t0, <DATA ADDRESS(31:16)> - set address of data
instruction = 0x35080000;
instruction |= (address&0x0000ffff);
XferInstruction(instruction); // ori t0, <DATA ADDRESS(15:0)> - set address of data
// Read data
XferInstruction(0x8d090000); // lw t1, 0(t0)
// Store data into Fast Data register
XferInstruction(0xae690000); // sw tl, 0(s3) - store data to fast data register
XferInstruction(0); // nop
// Shift out the data
SendCommand(ETAP FASTDATA);
oData = XferFastData(32'h0x0000000);
return oData;
```

# 6.7 Synchronize Pseudo Operation

# Format:

Synchronize ()

## Purpose:

To reset the EJTAG state machine into Test Idle Reset.

# Description:

The PGEDx signal is held high for 24 PGECx clock cycles. All other signals are ignored.

## Restrictions:

None.

# FIGURE 6-10: ACHIEVING RESYNCHRONIZATION



# 7.0 ENTERING 2-WIRE ENHANCED ICSP MODE

To use the 2-wire PGEDx and PGECx pins for programming, they must be enabled. Note that any pair of programming pins available on a particular device may be used, however, they must be used as a pair. PGED1 must be used with PGEC1, and so on.

**Note:** If using the 4-wire JTAG interface, the following procedure is not necessary.

The following steps are required to enter 2-wire Enhanced ICSP mode:

- 1. The MCLR pin is briefly driven high, then low.
- 2. A 32-bit key sequence is clocked into PGEDx.
- The MCLR pin is then driven high within a specified period of time and held.

Refer to Section 21.0 "AC/DC Characteristics and Timing Requirements" for timing requirements.

The programming voltage applied to the MCLR pin is VIH, which is essentially VDD, in PIC32 devices. There is no minimum time requirement for holding at VIH. After VIH is removed, an interval of at least P18 must elapse before presenting the key sequence on PGEDx.

The key sequence is a specific 32-bit pattern: '0100 1101 0100 0011 0100 1000 0101 0000' (the acronym 'MCHP', in ASCII). The device will enter Program/Verify mode only if the key sequence is valid. The MSb of the Most Significant nibble must be shifted in first.

Once the key sequence is complete, VIH must be applied to the MCLR pin and held at that level for as long as the 2-wire Enhanced ICSP interface is to be maintained. An interval of at least time P19 and P7 must elapse before presenting data on PGEDx. Signals appearing on PGEDx before P7 has elapsed will not be interpreted as valid.

Upon successful entry, the programming operations documented in subsequent sections can be performed. While in 2-wire Enhanced ICSP mode, all unused I/Os are placed in the high-impedance state.

Note: Entry into ICSP mode places the device in Reset to prevent instructions from executing. To release the Reset, the MCHP\_DE\_ASSERT\_RST command must be issued.

### FIGURE 7-1: ENTERING ENHANCED ICSP™ MODE



#### 8.0 **CHECK DEVICE STATUS**

Before a device can be programmed, the programmer must check the status of the device to ensure that it is ready to receive information.

FIGURE 8-1: **CHECK DEVICE STATUS** 



#### 8.1 4-wire Interface

The setup sequence to enter 4-wire JTAG programming should be done while asserting the  $\overline{MCLR}$  pin. Once the programming mode is entered, the MCLR pin can be released to allow the processor to execute instructions or drive ports.

The following steps are required to check the device status using the 4-wire interface:

- Set the MCLR pin low.
- SetMode (6'b011111) to force the Chip TAP controller into Run Test/Idle state.
- 3. SendCommand (MTAP SW MTAP).
- 4. SetMode (6'b011111) to force the Chip TAP controller into Run Test/Idle state.
- 5. SendCommand (MTAP COMMAND).
- 6. statusVal = XferData (MCHP STATUS).
- 7. If CFGRDY (statusVal<3>) is not '1' and FCBUSY (statusVal<2>) is not '0' GOTO step 5.

Note: If using the 4-wire interface, the oscillator source, as selected by the Configuration Words, must be present to access the Flash memory. In an unprogrammed device, the oscillator source is the internal FRC allowing for Flash memory access. If the Configuration Words have been reprogrammed selecting an external oscillator source then it must be present for Flash memory access. See the "Special Features" chapter in the specific device data sheet for details regarding oscillator selection using the Configuration Word settings.

#### 8.2 2-wire Interface

The following steps are required to check the device status using the 2-wire interface:

- SetMode (6'b011111) to force the Chip TAP controller into Run Test/Idle state.
- 2. SendCommand (MTAP SW MTAP).
- 3. SetMode (6'b011111) to force the Chip TAP controller into Run Test/Idle state.
- 4. SendCommand (MTAP COMMAND).
- 5. statusVal = XferData (MCHP STATUS).
- 6. If CFGRDY (statusVal<3>) is not '1' and FCBUSY (statusVal<2>) is not '0', GOTO step 4.

Note:

If the CFGRDY and FCBUSY bits do not come to the proper state within 10 ms, the sequence may have been executed incorrectly or the device is damaged.

#### 9.0 ERASING THE DEVICE

Before a device can be programmed, it must be erased. The erase operation writes all '1s' to the Flash memory and prepares it to program a new set of data. Once a device is erased, it can be verified by performing a "Blank Check" operation. See Section 9.1 "Blank Check" for more information.

The procedure for erasing program memory (Program, boot, and Configuration memory) consists of selecting the MTAP and sending the MCHP\_ERASE command. The programmer must wait for the erase operation to complete by reading and verifying bits in the MCHP\_STATUS value. Figure 9-1 illustrates the process for performing a Chip Erase.

Note: The Device ID memory locations are readonly and cannot be erased. Therefore, Chip Erase has no effect on these memory locations.

The following steps are required to erase a target device:

- 1. SendCommand (MTAP SW MTAP).
- 2. SetMode (6'b011111).
- 3. SendCommand (MTAP\_COMMAND).
- 4. XferData (MCHP ERASE).
- 5. XferData (MCHP\_DE\_ASSERT\_RST). This step is not required for PIC32MX devices.
- 6. Delay 10 ms.
- 7. statusVal = XferData (MCHP\_STATUS).
- If CFGRDY (statusVal<3>) is not '1' and FCBUSY (statusVal<2>) is not '0', GOTO to step

Note: The Chip Erase operation is a self-timed operation. If the FCBUSY and CFGRDY bits do not set properly within the specified Chip Erase time, the sequence may have been executed incorrectly or the device is damaged.

#### FIGURE 9-1: ERASE DEVICE



# 9.1 Blank Check

The term "Blank Check" implies verifying that the device has been successfully erased and has no programmed memory locations. A blank or erased memory location always reads as '1'.

The device Configuration registers are ignored by the Blank Check. Additionally, all unimplemented memory space should be ignored from the Blank Check.

# 10.0 ENTERING SERIAL EXECUTION MODE

Before programming a device, it must be placed in Serial Execution mode. The procedure for entering Serial Execution mode consists of verifying that the device is not code-protected. If the device is code-protected, a Chip Erase must be performed. See Section 9.0 "Erasing the Device" for details.

FIGURE 10-1: ENTERING SERIAL EXECUTION MODE



# 10.1 4-wire Interface

The following steps are required to enter Serial Execution mode:

Note: It is assumed that the MCLR pin has been driven low from the previous Check Device Status step (see Figure 8-1).

- 1. SendCommand (MTAP SW MTAP).
- 2. SetMode (6'b011111).
- 3. SendCommand (MTAP COMMAND).
- 4. statusVal = XferData (MCHP STATUS).
- 5. If CPS (statusVal<7>) is not '1', the device must be erased first.
- 6. SendCommand (MTAP SW ETAP).
- 7. SetMode (6'b011111).
- 8. SendCommand (ETAP EJTAGBOOT).
- 9. Set the MCLR pin high.

#### 10.2 2-wire Interface

The following steps are required to enter Serial Execution mode:

- 1. SendCommand (MTAP\_SW\_MTAP).
- 2. SetMode (6'b011111).
- 3. SendCommand (MTAP COMMAND).
- 4. statusVal = XferData (MCHP STATUS).
- If CPS (statusVal<7>) is not '1', the device must be erased first.
- 6. XferData (MCHP ASSERT RST).
- 7. SendCommand (MTAP\_SW\_ETAP).
- 8. SetMode (6'b011111).
- 9. SendCommand (ETAP EJTAGBOOT).
- 10. SendCommand (MTAP SW MTAP).
- 11. SetMode (6'b011111).
- 12. SendCommand (MTAP COMMAND).
- 13. XferData (MCHP DE ASSERT RST).
- 14. XferData (MCHP\_FLASH\_ENABLE). This step is required for PIC32MX family devices.
- 15. SendCommand (MTAP SW ETAP).
- 16. SetMode (6'b011111).

# 11.0 DOWNLOADING THE PROGRAMMING EXECUTIVE (PE)

The PE resides in RAM memory and is executed by the CPU to program the device. The PE provides the mechanism for the programmer to program and verify PIC32 devices using a simple command set and communication protocol. There are several basic functions provided by the PE:

- · Read memory
- · Erase memory
- Program memory
- · Blank check
- · Read executive firmware revision
- Get the Cyclic Redundancy Check (CRC) of Flash memory locations

The PE performs the low-level tasks required for programming and verifying a device. This allows the programmer to program the device by issuing the appropriate commands and data. A detailed description for each command is provided in Section 17.2 "The PE Command Set".

The PE uses the device's data RAM for variable storage and program execution. After the PE has run, no assumptions should be made about the contents of data RAM.

After the PE is loaded into the data RAM, the PIC32 family can be programmed using the command set shown in Table 17-1.

FIGURE 11-1: DOWNLOADING THE PE



Loading the PE in the memory is a two step process:

- Load the PE loader in the data RAM. (The PE loader loads the PE binary file in the proper location of the data RAM, and when done, jumps to the programming exec and starts executing it.)
- 2. Feed the PE binary to the PE loader.

Table 11-1 lists the steps that are required to download the PE.

TABLE 11-1: DOWNLOAD THE PE OP CODES

|                  | OP CODES                                                                                                              |
|------------------|-----------------------------------------------------------------------------------------------------------------------|
| Operation        | Operand                                                                                                               |
| Step 1: PIC32MX  | devices only: Initialize BMXCON to                                                                                    |
|                  | The instruction sequence executed by                                                                                  |
| the PIC32        | •                                                                                                                     |
| lui a0,0xbf88    |                                                                                                                       |
| ori a0,a0,0x2000 | ) /* address of BMXCON */                                                                                             |
| lui a1,0x1f      |                                                                                                                       |
| ori a1,a1,0x40   | /* a1 has 0x1f0040 */                                                                                                 |
| sw a1,0(a0)      | <pre>/* BMXCON initialized */</pre>                                                                                   |
| XferInstruction  | 0x3c04bf88                                                                                                            |
| XferInstruction  | 0x34842000                                                                                                            |
| XferInstruction  | 0x3c05001f                                                                                                            |
| XferInstruction  | 0x34a50040                                                                                                            |
| XferInstruction  | 0xac850000                                                                                                            |
| Step 2: PIC32MX  | devices only: Initialize BMXDKPBA to                                                                                  |
| -                | e instruction sequence executed by the                                                                                |
| PIC32 core       |                                                                                                                       |
| li a1,0x800      |                                                                                                                       |
| sw a1,16(a0)     |                                                                                                                       |
| XferInstruction  | 0x34050800                                                                                                            |
| XferInstruction  | 0xac850010                                                                                                            |
|                  | devices only: Initialize BMXDUDBA                                                                                     |
| •                | OUPBA to the value of BMXDRMSZ.                                                                                       |
|                  | ction sequence executed by the PIC32                                                                                  |
| core is:         | short sequence executed by the 1 1002                                                                                 |
| lw a1,64(a0)     | /* load BMXDMSZ */                                                                                                    |
| sw a1,32(a0)     | , Iodd Eimeriol ,                                                                                                     |
| sw a1,48(a0)     |                                                                                                                       |
| XferInstruction  | 0x8C850040                                                                                                            |
| XferInstruction  | 0xac850020                                                                                                            |
| XferInstruction  |                                                                                                                       |
|                  | 32 RAM address for PE. The instruc-                                                                                   |
|                  | nce executed by the PIC32 core is:                                                                                    |
| lui a0,0xa000    | 1100 0x00d10d by 1110 1 1002 0010 10.                                                                                 |
| ori a0,a0,0x800  |                                                                                                                       |
| XferInstruction  | 0x3c04a000                                                                                                            |
| XferInstruction  |                                                                                                                       |
|                  |                                                                                                                       |
|                  | PE_Loader. Repeat this step (Step 5)  tire PE Loader is loaded in the PIC32                                           |
|                  | <del>_</del>                                                                                                          |
|                  | n the operands field, " <pe_loader 16="" 31="" msbs="" of="" presents="" th="" the="" the<="" through=""></pe_loader> |
|                  | •                                                                                                                     |
|                  | op codes shown in Table 11-2. Like-                                                                                   |
|                  | _loader lo++>" represents the LSbs                                                                                    |
| -                | 0 of the PE loader op codes shown in                                                                                  |
|                  | . The "++" sign indicates that when rations are performed in succession,                                              |
| •                | ord is to be transferred from the list of                                                                             |
|                  | of the LPE Loader shown in Table 11-2.                                                                                |
| •                | ction sequence executed by the PIC32                                                                                  |
| core is:         | Strong sequence executed by the 1-1032                                                                                |
|                  | loader hi++>                                                                                                          |
|                  | _roader ni++><br>TPE_loader lo++>                                                                                     |
| sw a2,0(a0)      |                                                                                                                       |
| addiu a0,a0,4    |                                                                                                                       |
|                  | (0x3c06 <pe hi++="" loader=""> )</pe>                                                                                 |
| XferInstruction  | (UX3CUD <fe_10ader n1++=""> )</fe_10ader>                                                                             |

# TABLE 11-1: DOWNLOAD THE PE OP CODES (CONTINUED)

|         | C                                          | P CODES (CONTINUED)                                                                                                                   |
|---------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Ope     | ration                                     | Operand                                                                                                                               |
| XferIns | struction                                  | (0x34c6 <pe_loader lo++=""> )</pe_loader>                                                                                             |
| XferIns | struction                                  | 0xac860000                                                                                                                            |
| XferIns | struction                                  | 0x24840004                                                                                                                            |
| Step 6: | Jump to the                                | e PE_Loader. The instruction                                                                                                          |
|         | sequence 6                                 | executed by the PIC32 core is:                                                                                                        |
| lui     | t9,0xa00                                   |                                                                                                                                       |
| ori     | t9,t9,0x                                   | 800                                                                                                                                   |
| jr      | t9                                         |                                                                                                                                       |
| nop     |                                            | 0.2.10.000                                                                                                                            |
|         | struction                                  | 0x3c19a000                                                                                                                            |
|         | struction                                  | 0x37390800                                                                                                                            |
|         | struction                                  | 0x03200008                                                                                                                            |
| XferIns | struction                                  | 0x000000000  E using the PE Loader. Repeat the                                                                                        |
|         | <b>Appendix</b>                            | time to the PIC32 memory (refer to B: "Hex File Format"). The instruction executed by the PIC32 is shown in                           |
| SendCon | nmand                                      | ETAP FASTDATA                                                                                                                         |
| XferFas | stData                                     | PE_ADDRESS (Address of PE program block from PE Hex file)                                                                             |
| XferFas | stData                                     | PE_SIZE (Number of 32-bit words of the program block from PE Hex file)                                                                |
| XferFas | stData                                     | PE software op code from PE<br>Hex file (PE Instructions)                                                                             |
| Step 8: |                                            | nex file (in instructions)                                                                                                            |
| •       | instructs the<br>loaded into<br>sees the m | e PE. Magic number (0xDEAD0000) e PE_Loader that the PE is completely the memory. When the PE_Loader agic number, it jumps to the PE. |
| XferFas | instructs the<br>loaded into<br>sees the m | e PE. Magic number (0xDEAD0000) e PE_Loader that the PE is completely the memory. When the PE_Loader                                  |

# TABLE 11-2: PE LOADER OP CODES

| Op code    |        | Instruction             |
|------------|--------|-------------------------|
| 0x3c07dead | lui    | a3, 0xdead              |
| 0x3c06ff20 | lui    | a2, 0xff20              |
| 0x3c05ff20 | lui    | al, 0xff20              |
|            | herel: |                         |
| 0x8cc40000 | lw     | a0, 0 (a2)              |
| 0x8cc30000 | lw     | v1, 0 (a2)              |
| 0x1067000b | beq    | v1, a3, <here3></here3> |
| 0x0000000  | nop    |                         |
| 0x1060fffb | beqz   | v1, <here1></here1>     |
| 0x0000000  | nop    |                         |
|            | here2: |                         |
| 0x8ca20000 | lw     | v0, 0 (a1)              |
| 0x2463ffff | addiu  | v1, v1, -1              |
| 0xac820000 | SW     | v0, 0 (a0)              |
| 0x24840004 | addiu  | a0, a0, 4               |
| 0x1460fffb | bnez   | v1, <here2></here2>     |
| 0x00000000 | nop    |                         |
| 0x1000fff3 | b      | <here1></here1>         |
| 0x00000000 | nop    |                         |
|            | here3: |                         |
| 0x3c02a000 | lui    | v0, 0xa000              |
| 0x34420900 | ori    | v0, v0, 0x900           |
| 0x00400008 | jr     | v0                      |
| 0x00000000 | nop    |                         |

# 12.0 DOWNLOADING A DATA BLOCK

To program a block of data to the PIC32 device, it must be loaded into SRAM.

## 12.1 Without the PE

To program a block of memory without using the PE, the block of data must first be written to RAM. This method requires the programmer to transfer the actual machine instructions with embedded (immediate) data for writing the block of data to the devices internal RAM memory.

FIGURE 12-1: DOWNLOADING DATA WITHOUT THE PE



The following steps are required to download a block of data:

- 1. XferInstruction (op code).
- Repeat Step 1 until the last instruction is transferred to CPU.

TABLE 12-1: DOWNLOAD DATA OP CODES

| Op code                                                            | Instruction                                                                                                                                                |
|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step 1: Initialize S                                               | SRAM Base Address to 0xA0000000.                                                                                                                           |
| 3c10a000                                                           | lui s0, 0xA000;                                                                                                                                            |
|                                                                    | entire row of data to be programmed em SRAM.                                                                                                               |
| 3c08 <data><br/>3508<data><br/>ae08<offset></offset></data></data> | <pre>lui     t0, <data(31:16)>; ori     t0, t0, <data(15:0)>; sw     t0, <offset>(s0); // OFFSET increments by 4</offset></data(15:0)></data(31:16)></pre> |
| Step 3: Repeat S loaded.                                           | tep 2 until one row of data has been                                                                                                                       |

#### 12.2 With the PE

When using the PE, the steps in Section 12.0 "Downloading a Data Block" and Section 14.0 "Initiating a Flash Row Write" are handled in two single commands: ROW PROGRAM and PROGRAM.

The ROW\_PROGRAM command programs a single row of Flash data, while the PROGRAM command programs multiple rows of Flash data. Both of these commands are documented in **Section 17.0** "The Programming Executive".

# 13.0 INITIATING A PAGE ERASE

An individual page may be erased rather than erasing all of Flash memory. The PE is not used in this case.

PIC32MK family devices can perform an erase retry on a page by increasing the internal voltage used to perform the erase.

# TABLE 13-1: PAGE ERASE OP CODES

| Op Co              | - <b>Δ</b> | Inetr      | ruction                                            |
|--------------------|------------|------------|----------------------------------------------------|
| Step 1:            |            |            | devices: Initialize constants. Registers           |
| Step 1.            |            |            | I a3 are set for WREN = 1 or                       |
|                    | ,          | ,          | 0 > 0 = 0100, WR = 1 and WREN = 1,                 |
|                    |            |            | y. Registers s1 and s2 are set for the             |
|                    |            |            | a values and s0 is initialized to '0'.             |
| 3405400            | ) 4        | ori        | a1, \$0,0x4004                                     |
| 3406800            | 0 (        | ori        | a2,\$0,0x8000                                      |
| 3407400            | 0.0        | ori        | a3,\$0,0x4000                                      |
| 3c11aa9            | 9          | lui        | s1,0xaa99                                          |
| 3631665            | 55         | ori        | s1,s1,0x6655                                       |
| 3c12556            | 6          | lui        | s2,0x5566                                          |
| 365299a            |            | ori        | s2,s2,0x99aa                                       |
| 3c10000            |            | lui        | s0,0x0000                                          |
| Step 2:            |            |            | amily devices only: Set register a0 to             |
|                    |            |            | ddress of the NVM register                         |
| 2 - 0.41- 00       |            | F80_F      | •                                                  |
| 3c04bf8            |            | lui        | a0,0xbf80                                          |
| 3484£40<br>Step 3: |            | ori        | a0, a0, 0xf400<br>and PIC32MZ family devices only: |
| 3c04b48            |            | lui<br>ori | a0,0xbf80<br>a0,a0,0x0600                          |
| 3484060            | 0          | ori        | a0,a0,0x0600                                       |
| 3413808            | 30         | ori        | s3,\$0,0x8080                                      |
| Step 4:            |            |            | and PIC32MZ family devices only:                   |
|                    |            |            | disable Boot Flash write protection.               |
| ac91001            |            | SW         | s1,16(a0)                                          |
| ac92001            |            | SW         | s2,16(a0)                                          |
| ac93009            |            | SW         | s3,144(a0)                                         |
| Step 5:            |            | nop        | amily devices only: Save the contents              |
| otep 5.            |            | VMCO       |                                                    |
| 8c9400a            | 10         | lw         | s4,160(a0)                                         |
| Step 6:            | PIC        | 32MK f     | amily devices only: Set the initial                |
|                    |            |            | ng voltage level and enable page                   |
|                    | testi      | ng (unl    | ock required).                                     |
| 3695300            |            | ori        | s5,s4,0x3000                                       |
| 32b5fcf            | f          | andi       | s5,s5,0xFCFF                                       |
|                    |            | here       | 3:                                                 |
| ac91001            | .0         | sw         | s1,16(a0)                                          |
| ac92001            |            | sw         | s2,16(a0)                                          |
| ac86000            | 8 (        | SW         | a2,8(a0)                                           |
| 0 . 0 0 .          | 0          | 1          | F 160 ( 0)                                         |

s5,160(a0)

# TABLE 13-1: PAGE ERASE OP CODES (CONTINUED)

|                    | C                                   | OP CODES (CONTINUED)                                                                                                                             |
|--------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Op Code            | Instr                               | uction                                                                                                                                           |
|                    |                                     | devices: Set the NVMADDR register                                                                                                                |
| wit                | h the ad                            | dress of the Flash page to be erased.                                                                                                            |
| 3c08 <addr></addr> | · lui t                             | 0, <flash_page_addr(31:16)></flash_page_addr(31:16)>                                                                                             |
| 3508 <addr></addr> | ori t                               | :0,t0, <flash_page_addr(15:0)></flash_page_addr(15:0)>                                                                                           |
| ac880020           | sw t(                               | 0,32(a0)                                                                                                                                         |
|                    |                                     | devices: Set up the NVMCON register                                                                                                              |
| for                | write op                            | eration.                                                                                                                                         |
| ac850000           | sw al                               | l,0(a0)                                                                                                                                          |
|                    | _                                   | y (6 us)                                                                                                                                         |
| Step 9: PIC        | C32MX c                             | levices only: Poll the LVDSTAT                                                                                                                   |
| reg                | jister.                             |                                                                                                                                                  |
|                    | here1                               | 1:                                                                                                                                               |
| 8c880000           | lw                                  | t0,0(a0)                                                                                                                                         |
| 31080800           | andi                                | t0,t0,0x0800                                                                                                                                     |
| 1500fffd           | bne                                 | t0,\$0,here1                                                                                                                                     |
| 0000000            | nop                                 |                                                                                                                                                  |
| Step 10: All       | PIC32                               | devices: Unlock the NVMCON registe                                                                                                               |
| and                | d start th                          | e write operation.                                                                                                                               |
| ac910010           | SW                                  | s1,16(a0)                                                                                                                                        |
| ac920010           | SW                                  | s2,16(a0)                                                                                                                                        |
| ac860008           | SW                                  | a2,8(a0)                                                                                                                                         |
| -                  |                                     | devices: Loop until the WR bit                                                                                                                   |
| (N)                |                                     | <15>) is clear.                                                                                                                                  |
|                    | here2                               |                                                                                                                                                  |
| 8c880000           | lw                                  | t0,0(a0)                                                                                                                                         |
| 01064024           | and                                 | t0,t0,a2                                                                                                                                         |
| 1500fffd           | bne                                 | t0,\$0,here2                                                                                                                                     |
| 00000000           | nop                                 |                                                                                                                                                  |
| see<br>wri<br>ins  | eing a '0'<br>ting to a<br>erting a | tevices: Wait at least 500 ns after in the WR bit (NVMCON<15>) before ny of the NVM registers. This requires NOP in the execution. The following |
|                    |                                     | ssumes that the core is executing at                                                                                                             |
|                    | /imz; ine<br>0 ns.                  | refore, four NOP instructions equate to                                                                                                          |
| 00000000           |                                     |                                                                                                                                                  |
| 00000000           | nop<br>nop                          |                                                                                                                                                  |
| 00000000           | nop                                 |                                                                                                                                                  |
| 00000000           | _                                   |                                                                                                                                                  |
|                    | nop                                 | devices: Clear the WREN bit                                                                                                                      |
| •                  | VMCON-                              |                                                                                                                                                  |
| ac870004           | sw                                  | a3,4(a0)                                                                                                                                         |

sw

ac9500a0

# TABLE 13-1: PAGE ERASE OP CODES (CONTINUED)

| Op Code                    | Instruction                                     |
|----------------------------|-------------------------------------------------|
| •                          | 32MK family devices only: Check that all        |
|                            | in the page has been erased. If not, adjust     |
|                            | voltage and try again. If all voltages levels   |
|                            | been tried, fail, and go to error procedure.    |
| ac870004                   | sw a3, 4(a0)                                    |
| 20171000                   | addi s7, \$0, 4096                              |
| 00005020                   | add t2, \$0, \$0                                |
| 8c880020                   | lw t0, 32(a0)                                   |
| 01194020                   | add t0, t0, t9                                  |
|                            | here5:                                          |
| 8d090000                   | lw t1, 0(t0)                                    |
| 15200005                   | bne t1, \$0, here6                              |
| 214a0010                   | addi t2, t2, 16                                 |
| 11570009                   | beq t2, s7, here7                               |
| 00000000                   | nop                                             |
| 1000fffa                   | beq \$0, \$0, here5                             |
| 21080010                   | addi t0, t0, 16                                 |
|                            | here6:                                          |
| 22b50100                   | addi s5, s5, 256                                |
| 32b60300                   | andi s6, s5, 768                                |
| 16c0ffde                   | bne s6, \$0, here3                              |
| 00000000                   | nop                                             |
| 10000005                   | beq \$0, \$0, err proc                          |
| 00000000                   | nop                                             |
| Step 15: PIC:              | 32MK family devices only: Restore the           |
| NVN                        | ICON2 register.                                 |
|                            | here7:                                          |
| ac9400a0                   | sw s4,160(a0)                                   |
| Step 16: All I             | PIC32 devices: Check the WRERR bit              |
| ,                          | MCON<13>) to ensure that the program            |
|                            | uence has completed successfully. If an error   |
| occı                       | urs, jump to the error processing routine.      |
| 8c880000                   | lw t0,0(a0)                                     |
| 30082000                   | andi t0,t0,0x2000                               |
| 1500 <err_proc></err_proc> | bne t0,\$0, <err_proc_offset></err_proc_offset> |
| 00000000                   | nop                                             |

# 14.0 INITIATING A FLASH ROW WRITE

Note:

Certain PIC32 devices have available ECC memory. When the ECC feature is used, the Flash memory must be programmed in groups of four 32-bit words using four, 32-bit word alignment. If is dynamically used, programming method determines when the feature is used. ECC is not enabled for words programmed with the single word programming command. ECC is enabled for words programmed in groups of four, either with the quad word or row programming commands. Failure to adhere to these methods can result in ECC DED errors during run-time. Refer to the specific device data sheet for details regarding ECC use and configuration.

Once a row of data has been downloaded into the device's SRAM, the programming sequence must be initiated to write the block of data to the Flash memory.

See Table 14-1 for the op code and instructions for initiating a Flash row write.

#### 14.1 With the PE

When using the PE, the data is immediately written to the Flash memory from the SRAM. No further action is required.

#### 14.2 Without the PE

Flash memory write operations are controlled by the NVMCON register. Programming is performed by setting the NVMCON register to select the type of write operation and initiating the programming sequence by setting the WR control bit (NVMCON<15>).

FIGURE 14-1: INITIATING FLASH WRITE WITHOUT THE PE



In the Flash write procedure (see Table 14-1), the Row Programming method is used to program the Flash memory, as it is typically the most expedient. word and Quad Word programming methods are also available, depending on the device, and may be used or required depending on your application. Refer to the "Flash Program Memory" chapter in the specific device data sheet and the related section of the "PIC32 Family Reference Manual" for more information.

The following steps are required to initiate a Flash write:

- 1. XferInstruction (op code).
- Repeat Step 1 until the last instruction is transferred to the CPU.

# TABLE 14-1: INITIATE FLASH ROW WRITE OP CODES

| Op Cod                                                                                            | de        | Instruction                                                                            |
|---------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------|
| Step 1:                                                                                           | All PIC3  | 22 devices: Initialize constants. Registers                                            |
| -                                                                                                 | a1, a2, a | and a3 are set for WREN = 1 or                                                         |
|                                                                                                   | NVMOP     | <3:0> = 0011, WR = 1 and WREN = 1,                                                     |
|                                                                                                   | respecti  | vely. Registers s1 and s2 are set for the                                              |
|                                                                                                   | unlock d  | lata values and s0 is initialized to '0'.                                              |
| 3405400                                                                                           | 3         | ori a1,\$0,0x4003                                                                      |
| 3406800                                                                                           | 0         | ori a2,\$0,0x8000                                                                      |
| 3407400                                                                                           | 0         | ori a3,\$0,0x4000                                                                      |
| 3c11aa9                                                                                           | 19        | lui s1,0xaa99                                                                          |
| 3631665                                                                                           |           | ori s1,s1,0x6655                                                                       |
| 3c12556                                                                                           |           | lui s2,0x5566                                                                          |
| 365299a                                                                                           |           | ori s2,s2,0x99aa                                                                       |
| 3c10000                                                                                           | 0         | lui s0,0x0000                                                                          |
| Step 2:                                                                                           |           | <b>X devices only:</b> Set register a0 to the dress of the NVM register (0xBF80_F400). |
| 3c04bf8                                                                                           | 0         | lui a0,0xbf80                                                                          |
| 3484f40                                                                                           |           | ori a0,a0,0xf400                                                                       |
| Step 2:                                                                                           |           | K and PIC32MZ family devices only: Set                                                 |
|                                                                                                   | •         | a0 to the base address of the NVM                                                      |
|                                                                                                   |           | (0xBF80_0600). Register s3 is set for the                                              |
|                                                                                                   | value us  | ed to disable write protection in NVMBPB.                                              |
| 3c04bf8                                                                                           |           | lui a0,0xbf80                                                                          |
| 3484060                                                                                           |           | ori a0,a0,0x0600                                                                       |
| 3413808                                                                                           |           | ori s3,\$0,0x8080                                                                      |
| Step 3:                                                                                           |           | K and PIC32MZ family devices only: and disable Boot Flash write protection.            |
| ac91001                                                                                           | .0        | sw s1,16(a0)                                                                           |
| ac92001                                                                                           | .0        | sw s2,16(a0)                                                                           |
| ac93009                                                                                           | 0         | sw s3,144(a0)                                                                          |
| 0000000                                                                                           | 0         | nop                                                                                    |
| Step 4:                                                                                           | All PIC3  | 2 devices: Set the NVMADDR register                                                    |
|                                                                                                   |           | address of the Flash row to be                                                         |
|                                                                                                   | program   |                                                                                        |
| 3c08 <ad< th=""><th></th><th>lui t0, <flash_row_addr(31:16)></flash_row_addr(31:16)></th></ad<>   |           | lui t0, <flash_row_addr(31:16)></flash_row_addr(31:16)>                                |
| 3508 <ad< th=""><th></th><th>ori t0, t0, <flash_row_addr(15:0)></flash_row_addr(15:0)></th></ad<> |           | ori t0, t0, <flash_row_addr(15:0)></flash_row_addr(15:0)>                              |
| ac88002                                                                                           |           | sw t0,32(a0)                                                                           |
| Step 5:                                                                                           |           | X devices only: Set the NVMSRCADDR                                                     |
|                                                                                                   | offset is | with the physical source SRAM address 64).                                             |
| 3c10 <ad< th=""><th></th><th>lui s0, <ram_addr(31:16)></ram_addr(31:16)></th></ad<>               |           | lui s0, <ram_addr(31:16)></ram_addr(31:16)>                                            |
| 3610 <ad< th=""><th>DR&gt;</th><th>ori s0,s0,<ram_addr(15:0)></ram_addr(15:0)></th></ad<>         | DR>       | ori s0,s0, <ram_addr(15:0)></ram_addr(15:0)>                                           |
| ac90004                                                                                           | 0         | sw s0,64(a0)                                                                           |
| Step 5:                                                                                           |           | K and PIC32MZ family devices only: Set                                                 |
|                                                                                                   |           | ISRCADDR register with the physical                                                    |
| 0.15                                                                                              |           | SRAM address (offset is 112).                                                          |
| 3c10 <ad< th=""><th></th><th>lui s0, <ram_addr(31:16)></ram_addr(31:16)></th></ad<>               |           | lui s0, <ram_addr(31:16)></ram_addr(31:16)>                                            |
| 3610 <ad< th=""><th></th><th>ori s0,s0,<ram_addr(15:0)></ram_addr(15:0)></th></ad<>               |           | ori s0,s0, <ram_addr(15:0)></ram_addr(15:0)>                                           |
| ac90007                                                                                           |           | sw s0,112(a0)                                                                          |
| Step 6:                                                                                           |           | <b>32 devices:</b> Set up the NVMCON register operation.                               |
| ac85000                                                                                           | 0         | sw a1,0(a0)                                                                            |
|                                                                                                   |           | delay (6 μs)                                                                           |
|                                                                                                   |           |                                                                                        |

# TABLE 14-1: INITIATE FLASH ROW WRITE OP CODES (CONTINUED)

|                                                                                                                                                                                | OP CODES (CONTINUED)                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Op Code                                                                                                                                                                        | Instruction                                                                                                                                                                                                                                                |
| Step 7: PIC32M                                                                                                                                                                 | X devices only: Poll the LVDSTAT                                                                                                                                                                                                                           |
| register.                                                                                                                                                                      |                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                | here1:                                                                                                                                                                                                                                                     |
| 8C880000                                                                                                                                                                       | lw t0,0(a0)                                                                                                                                                                                                                                                |
| 31080800                                                                                                                                                                       | andi t0,t0,0x0800                                                                                                                                                                                                                                          |
| 1500fffd                                                                                                                                                                       | bne t0,\$0,here1                                                                                                                                                                                                                                           |
| 00000000                                                                                                                                                                       | nop                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                | <b>32 devices:</b> Unlock the NVMCON register the write operation.                                                                                                                                                                                         |
| ac910010                                                                                                                                                                       |                                                                                                                                                                                                                                                            |
| ac910010<br>ac920010                                                                                                                                                           | sw s1,16(a0)                                                                                                                                                                                                                                               |
| ac860008                                                                                                                                                                       | sw s2,16(a0)                                                                                                                                                                                                                                               |
|                                                                                                                                                                                | sw a2,8(a0)                                                                                                                                                                                                                                                |
| •                                                                                                                                                                              | 32 devices: Loop until the WR bit                                                                                                                                                                                                                          |
| (NVIVIC                                                                                                                                                                        | ON<15>) is clear.                                                                                                                                                                                                                                          |
|                                                                                                                                                                                | here2:                                                                                                                                                                                                                                                     |
| 8c880000                                                                                                                                                                       | lw t0,0(a0)                                                                                                                                                                                                                                                |
| 01064024                                                                                                                                                                       | and t0, t0, a2                                                                                                                                                                                                                                             |
| 1500fffd                                                                                                                                                                       | bne t0,\$0,here2                                                                                                                                                                                                                                           |
| 0000000                                                                                                                                                                        | nop                                                                                                                                                                                                                                                        |
| Step 10: All PIC3                                                                                                                                                              | 32 devices: Wait at least 500 ns after                                                                                                                                                                                                                     |
| seeing a<br>writing t<br>inserting<br>example                                                                                                                                  | <b>32 devices:</b> Wait at least 500 ns after a '0' in the WR bit (NVMCON<15>) before o any of the NVM registers. This requires g a NOP in the execution. The following e assumes that the core is executing at therefore, four NOP instructions equate to |
| seeing a<br>writing t<br>inserting<br>example<br>8 MHz;                                                                                                                        | a '0' in the WR bit (NVMCON<15>) before o any of the NVM registers. This requires g a NOP in the execution. The following e assumes that the core is executing at                                                                                          |
| seeing a<br>writing t<br>inserting<br>example<br>8 MHz;<br>500 ns.                                                                                                             | a '0' in the WR bit (NVMCON<15>) before o any of the NVM registers. This requires g a NOP in the execution. The following e assumes that the core is executing at therefore, four NOP instructions equate to                                               |
| seeing a writing t inserting example 8 MHz; 500 ns.                                                                                                                            | a '0' in the WR bit (NVMCON<15>) before o any of the NVM registers. This requires g a NOP in the execution. The following e assumes that the core is executing at therefore, four NOP instructions equate to                                               |
| seeing a writing t inserting example 8 MHz; 500 ns.                                                                                                                            | a '0' in the WR bit (NVMCON<15>) before o any of the NVM registers. This requires g a NOP in the execution. The following e assumes that the core is executing at therefore, four NOP instructions equate to                                               |
| seeing a writing t inserting example 8 MHz; 500 ns.                                                                                                                            | a '0' in the WR bit (NVMCON<15>) before o any of the NVM registers. This requires g a NOP in the execution. The following e assumes that the core is executing at therefore, four NOP instructions equate to   nop nop                                     |
| seeing a writing t inserting example 8 MHz; 500 ns.                                                                                                                            | a '0' in the WR bit (NVMCON<15>) before or any of the NVM registers. This requires or a NOP in the execution. The following erassumes that the core is executing at therefore, four NOP instructions equate to nop nop nop nop nop                         |
| seeing a writing t inserting example 8 MHz; 500 ns.  00000000 00000000 00000000 Step 11: All PIC3 (NVMC0 ac870004                                                              | nop                                                                                                                                                                                                                    |
| seeing a writing t inserting example 8 MHz; 500 ns.  00000000 00000000 00000000 Step 11: All PIC3 (NVMC) ac870004 Step 12: All PIC3 (NVMC) sequence occurs,                    | nop                                                                                                                                                                                                                    |
| seeing a writing t inserting example 8 MHz; 500 ns.  000000000 00000000 00000000 Step 11: All PIC3 (NVMC) ac870004 Step 12: All PIC3 (NVMC) sequence occurs,                   | nop                                                                                                                                                                                                                    |
| seeing a writing t inserting example 8 MHz; 500 ns.  000000000 00000000 00000000 Step 11: All PIC3 (NVMC) ac870004 Step 12: All PIC3 (NVMC) sequence occurs, 8c880000 30082000 | nop                                                                                                                                                                                                                    |

#### 15.0 VERIFY DEVICE MEMORY

The verify step involves reading back the code memory space and comparing it with the copy held in the programmer's buffer. The Configuration registers are verified with the rest of the code.

Note: Because the Configuration registers include the device code protection bit, code memory should be verified immediately after writing (if code protection is enabled). This is because the device will not be readable or verifiable if a device Reset occurs after the code-protect bit has been cleared.

# 15.1 Verifying Memory with the PE

Memory verify is performed using the <code>GET\_CRC</code> command. Table 17-2 lists the op codes and instructions.

FIGURE 15-1: VERIFYING MEMORY WITH THE PE



The following steps are required to verify memory using the PE:

- 1. XferFastData (GET CRC).
- XferFastData (start\_Address).
- 3. XferFastData (length).
- 4. valCkSum = XferFastData (32'h0x00).

Verify that valCkSum matches the checksum of the copy held in the programmer's buffer.

# 15.2 Verifying Memory without the PE

Reading from the Flash memory is performed by executing a series of read accesses from the Fastdata register. Table 20-4 shows the EJTAG programming details, including the address and op code data for performing processor access operations.

FIGURE 15-2: VERIFYING MEMORY WITHOUT THE PE



The following steps are required to verify memory:

- 1. XferInstruction (op code).
- Repeat Step 1 until the last instruction is transferred to the CPU.
- Verify that valRead matches the copy held in the programmer's buffer.
- 4. Repeat Steps 1-3 for each memory location.

TABLE 15-1: VERIEV DEVICE OF CODES

| IADLL I              | J-1. VERILL DEVICE OF CODES                                                                                                 |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Op code              | Instruction                                                                                                                 |
| Step 1: Ir           | itialize some constants.                                                                                                    |
| 3c13ff20             | lui s3, 0xFF20                                                                                                              |
| Step 2: R            | ead memory Location.                                                                                                        |
|                      | lui t0, <flash_word_addr(31:16)> c&gt; ori t0, t0, <flash_word_addr(15:0)></flash_word_addr(15:0)></flash_word_addr(31:16)> |
| Step 3: V            | /rite to Fastdata location.                                                                                                 |
| 8d090000<br>ae690000 | lw t1, 0(t0)<br>sw t1, 0(s3)                                                                                                |
| Step 4: R            | ead data from Fastdata register 0xFF200000.                                                                                 |
| •                    | epeat Steps 2-4 until all configuration locations re read.                                                                  |

# 16.0 EXITING PROGRAMMING MODE

Once a device is programmed, it must be taken out of programming mode to start proper execution of its new program memory contents.

#### 16.1 4-wire Interface

Exiting programming mode is done by removing VIH from the MCLR pin, as illustrated in Figure 16-1. The only requirement for exit is that an interval, P16, should elapse between the last clock and program signals before removing VIH.

FIGURE 16-1: 4-WIRE EXIT PROGRAMMING MODE



The following steps are required to exit programming mode:

- 1. SetMode (5'b11111).
- 2. Assert the  $\overline{\text{MCLR}}$  pin.
- 3. Remove power (if the device is powered).

#### 16.2 2-wire Interface

Exiting programming mode is done by removing VIH from the MCLR pin, as illustrated in Figure 16-2. The only requirement for exit is that an interval, P16, should elapse between the last clock and program signals on PGECx and PGEDx before removing VIH.

FIGURE 16-2: 2-WIRE EXIT PROGRAMMING MODE



Use the following steps to exit programming mode:

- 1. SetMode (5'b11111).
- 2. Assert the MCLR pin.
- 3. Issue a clock pulse on PGECx.
- 4. Remove power (if the device is powered).

# 17.0 THE PROGRAMMING EXECUTIVE

Note: The Programming Executive (PE) is included with your installation of MPLAB X IDE. To download the appropriate PE file for your device, please visit the related product page on the Microchip web site (www.microchip.com).

#### 17.1 PE Communication

The programmer and the PE have a master-slave relationship, where the programmer is the master programming device and the PE is the slave.

All communication is initiated by the programmer in the form of a command. The PE is able to receive only one command at a time. Correspondingly, after receiving and processing a command, the PE sends a single response to the programmer.

#### 17.1.1 2-WIRE ICSP EJTAG RATE

In Enhanced ICSP mode, the PIC32 family devices operate from the internal Fast RC oscillator, which has a nominal frequency of 8 MHz.

#### 17.1.2 COMMUNICATION OVERVIEW

The programmer and the PE communicate using the EJTAG Address, Data and Fastdata registers. In particular, the programmer transfers the command and data to the PE using the Fastdata register. The programmer receives a response from the PE using the Address and Data registers. The pseudo operation of receiving a response is shown in the <code>GetPEResponse</code> pseudo operation below:

#### Format:

response = GetPEResponse()

#### Purpose:

Enables the programmer to receive the 32-bit response value from the PE.

### **EXAMPLE 17-1:** GetPEResponse **EXAMPLE**

```
WORD GetPEResponse()
        WORD response;
// Wait until CPU is ready
SendCommand(ETAP CONTROL);
// Check if Proc. Access bit (bit 18) is set
do {
      controlVal=XferData(32'h0x0004C000);
} while( PrAcc(contorlVal<18>) is not '1' );
// Select Data Register
SendCommand (ETAP DATA);
// Receive Response
response = XferData(0);
// Tell CPU to execute instruction
SendCommand(ETAP CONTROL);
XferData(32'h0x0000C000);
// return 32-bit response
return response;
```

The typical communication sequence between the programmer and the PE is shown in Table 17-1.

The sequence begins when the programmer sends the command and optional additional data to the PE, and the PE carries out the command.

When the PE has finished executing the command, it sends the response back to the programmer.

The response may contain more than one response. For example, if the programmer sent a READ command, the response will contain the data read.

TABLE 17-1: COMMUNICATION SEQUENCE FOR THE PE

| Operation                                                         | Operand              |  |  |
|-------------------------------------------------------------------|----------------------|--|--|
| Step 1: Send command and optional data from programmer to the PE. |                      |  |  |
| XferFastData                                                      | (Command   data len) |  |  |
| XferFastData                                                      | optional data        |  |  |
| Step 2: Programmer reads the response from the PE.                |                      |  |  |
| GetPEResponse                                                     | response             |  |  |
| GetPEResponse                                                     | response             |  |  |

#### 17.2 The PE Command Set

Table 17-2 provides PE command set details, such as op code, mnemonic, and short description for each command. Functional details on each command are provided in Section 17.2.3 "ROW\_PROGRAM Command" through Section 17.2.14 "CHANGE\_CFG Command".

The PE sends a response to the programmer for each command that it receives. The response indicates if the command was processed correctly. It includes any required response data or error data.

#### 17.2.1 COMMAND FORMAT

All PE commands have a general format consisting of a 32-bit header and any required data for the command, see Figure 17-1. The 32-bit header consists of a 16-bit op code field, which is used to identify the command, and a 16-bit command Operand field. Use of the Operand field varies by command.

Note: Some commands have no Operand information; however, the Operand field must be sent and the programming executive will ignore the data.

#### 

The command in the op code field must match one of the commands in the command set that is listed in Table 17-2. Any command received that does not match a command the list returns a NACK response, as shown in Table 17-3.

The PE uses the command Operand field to determine the number of bytes to read from or to write to. If the value of this field is incorrect, the command is not be properly received by the PE.

# TABLE 17-2: PE COMMAND SET

| Op code | Mnemonic                      | Description                                                                     |  |
|---------|-------------------------------|---------------------------------------------------------------------------------|--|
| 0x0     | ROW_PROGRAM(1)                | Program one row of Flash memory at the specified address.                       |  |
| 0x1     | READ                          | Read N 32-bit words of memory starting from the specified address (N < 65,536). |  |
| 0x2     | PROGRAM                       | Program Flash memory starting at the specified address.                         |  |
| 0x3     | WORD_PROGRAM <sup>(3)</sup>   | Program one word of Flash memory at the specified address.                      |  |
| 0x4     | CHIP_ERASE                    | Chip Erase of entire chip.                                                      |  |
| 0x5     | PAGE_ERASE                    | Erase pages of code memory from the specified address.                          |  |
| 0x6     | BLANK_CHECK                   | Blank Check code.                                                               |  |
| 0x7     | EXEC_VERSION                  | Read the PE software version.                                                   |  |
| 0x8     | GET_CRC                       | Get the CRC of Flash memory.                                                    |  |
| 0x9     | PROGRAM_CLUSTER               | Programs the specified number of bytes to the specified address.                |  |
| 0xA     | GET_DEVICEID                  | Returns the hardware ID of the device.                                          |  |
| 0xB     | CHANGE_CFG <sup>(2)</sup>     | Used by the probe to set various configuration settings for the PE.             |  |
| 0xC     | GET_CHECKSUM                  | Get the checksum of Flash memory.                                               |  |
| 0xD     | QUAD_WORD_PGRM <sup>(4)</sup> | Program four words of Flash memory at the specified address.                    |  |

Note 1: Refer to Table 5-1 for the row size for each device.

- 2: This command is not available in PIC32MX1XX/2XX devices.
- 3: On the PIC32MZ family devices, which incorporate ECC, the WORD\_PROGRAM command will not generate the ECC parity bits. Reading a location programmed with the WORD\_PROGRAM command with ECC enabled will cause a DED fault.
- **4:** This command is available on PIC32MK and PIC32MZ family devices only.

#### 17.2.2 RESPONSE FORMAT

The PE response set is shown in Table 17-3. All PE responses have a general format consisting of a 32-bit header and any required data for the response (see Figure 17-2).

FIGURE 17-2: RESPONSE FORMAT

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |
| 31 |               | 16 |
|    | Data_High_1   |    |
| 15 |               | 0  |
|    | Data_Low_1    |    |
| 31 |               | 16 |
|    | Data_High_N   |    |
| 15 |               | 0  |
|    | Data_Low_N    |    |

#### 17.2.2.1 Last Cmd Field

Last\_Cmd is a 16-bit field in the first word of the response and indicates the command that the PE processed. It can be used to verify that the PE correctly received the command that the programmer transmitted.

### 17.2.2.2 Response Code

The response code indicates whether the last command succeeded or failed, or if the command is a value that is not recognized. The response code values are shown in Table 17-3.

**TABLE 17-3: RESPONSE VALUES** 

| Op code | Mnemonic | Description                      |
|---------|----------|----------------------------------|
| 0x0     | PASS     | Command successfully processed   |
| 0x2     | FAIL     | Command unsuccessfully processed |
| 0x3     | NACK     | Command not known                |

# 17.2.2.3 Optional Data

The response header may be followed by optional data in case of certain commands such as read. The number of 32-bit words of optional data varies depending on the last command operation and its parameters.

### 17.2.3 ROW PROGRAM COMMAND

The ROW\_PROGRAM command instructs the PE to program a row of data at a specified address.

The data to be programmed to memory, located in command words Data\_1 through Data\_N, must be arranged using the packed instruction word format provided in Table 17-4 (this command expects an entire row of data).

**FIGURE 17-3:** ROW\_PROGRAM COMMAND 31 16 Op code 15 0 Operand 31 16 Addr\_High 15 0 Addr\_Low 16 31 Data\_High\_1 15 0 Data\_Low\_1 31 16 Data\_High\_N 0 15 Data\_Low\_N

TABLE 17-4: ROW PROGRAM FORMAT

| Field                                        | Description                                |
|----------------------------------------------|--------------------------------------------|
| Op code                                      | 0x0                                        |
| Operand                                      | Not used                                   |
| Addr_High                                    | High 16 bits of 32-bit destination address |
| Addr_Low                                     | Low 16 bits of 32-bit destination address  |
| Data_High_1                                  | High 16 bits data word 1                   |
| Data_Low_1                                   | Low 16 bits data word 1                    |
| Data_High_N High 16 bits data word 2 through |                                            |
| Data_Low_N Low 16 bits data word 2 through I |                                            |

# Expected Response (1 word):

FIGURE 17-4: ROW\_PROGRAM RESPONSE

| 31 | _             | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

#### 17.2.4 READ COMMAND

The READ command instructs the PE to read from memory. The number of 32-bit words specified in the Operand field starting from the 32-bit address specified by the Addr\_Low and Addr\_High fields. This command can be used to read Flash memory and Configuration Words. All data returned in response to this command uses the packed data format that is provided in Table 17-5.

#### FIGURE 17-5: READ COMMAND

| 31 |           | 16 |
|----|-----------|----|
|    | Op code   |    |
| 15 |           | 0  |
|    | Operand   |    |
| 31 |           | 16 |
|    | Addr_High |    |
| 15 |           | 0  |
|    | Addr_Low  |    |

#### TABLE 17-5: READ FORMAT

| Field     | Description                                          |
|-----------|------------------------------------------------------|
| Op code   | 0x1                                                  |
| Operand   | N number of 32-bit words to read (maximum of 65,535) |
| Addr_Low  | Low 16 bits of 32-bit source address                 |
| Addr_High | High 16 bits of 32-bit source address                |

#### **Expected Response:**

#### FIGURE 17-6: READ RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |
| 31 |               | 16 |
|    | Data_High_1   |    |
| 15 |               | 0  |
|    | Data_Low_1    |    |
| 31 |               | 16 |
|    | Data_High_N   |    |
| 15 |               | 0  |
|    | Data Low N    |    |

Note: Reading unimplemented memory will cause the PE to Reset. Ensure that only memory locations present on a particular device are accessed.

#### 17.2.5 PROGRAM COMMAND

The PROGRAM command instructs the PE to program the Flash memory, including Configuration Words, starting from the 32-bit address specified in the Addr\_Low and Addr\_High fields. A 32-bit length field specifies the number of bytes to program.

The address must be aligned to a Flash row size boundary and the length must be a multiple of a Flash row size. See Table 5-1 for the correct row size for the device to be programmed.

| FIGURE 17-7: | PROGRAM <b>COMMAND</b> |    |
|--------------|------------------------|----|
| 31           |                        | 16 |
|              | Op code                |    |
| 15           |                        | 0  |
|              | Operand                |    |
| 31           |                        | 16 |
|              | Addr_High              |    |
| 15           |                        | 0  |
|              | Addr_Low               |    |
| 31           |                        | 16 |
|              | Length_High            |    |
| 15           |                        | 0  |
|              | Length_Low             |    |
| 31           |                        | 16 |
|              | Data_High_1            |    |
| 15           |                        | 0  |
|              | Data_Low_1             |    |
| 31           |                        | 16 |
|              | Data_High_N            |    |
| 15           |                        | 0  |
|              | Data_Low_N             |    |

# **TABLE 17-6:** PROGRAM **FORMAT**

| .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | TROOPERTY OR THE TENE                      |  |
|-----------------------------------------|--------------------------------------------|--|
| Field                                   | Description                                |  |
| Op code                                 | 0x2                                        |  |
| Operand                                 | Not used                                   |  |
| Addr_Low                                | Low 16 bits of 32-bit destination address  |  |
| Addr_High                               | High 16 bits of 32-bit destination address |  |
| Length_Low                              | Low 16 bits of Length                      |  |
| Length_High                             | High 16 bits Length                        |  |
| Data_Low_N                              | Low 16 bits data word 2 through N          |  |
| Data_High_N                             | High 16 bits data word 2 through N         |  |

# PIC32

The following are three programming scenarios:

- The length of the data to be programmed is the size of a single Flash row
- The length of the data to be programmed is the size of two Flash rows
- The length of the data to be programmed is larger than the size of two Flash rows

When the data length is equal to 512 bytes, the PE receives the 512-byte block of data from the probe and immediately sends the response for this command back to the probe.

The PE will respond for each row of data that it receives. If the data length of the command is equal to a single row, a single PE response is generated. If the data length is equal to two rows, the PE waits to receive both rows of data, and then sends back-to-back responses for each data row. If the data length is greater than two rows of data, the PE will send the response for the first row after receiving the first two rows of data. Subsequent responses are sent after receiving subsequent data row packets. The responses will lag the data by one row. When the last row of data is received, the PE will respond with back-to-back responses for the second-to-last data row followed by the last row.

If the PE encounters an error in programming any of the blocks, it sends a failure status to the probe and aborts the PROGRAM command. On receiving the failure status, the probe must stop sending data. The PE will not process any other data for this command from the probe. The process is illustrated in Figure 17-9.

Note: If the PROGRAM command fails, the programmer should read the failing row using the READ command from the Flash memory. Then the programmer should compare the row received from the Flash memory to its local copy, word-by-word, to determine the address where Flash programming fails.

The response for this command is a little different than the response for other commands. The 16 MSbs of the response contain the 16 LSbs of the destination address, where the last block is programmed. This helps the probe and the PE maintain proper synchronization of sending and receiving data and responses.

#### **Expected Response (1 word):**

| FIGURE 17-8:                                         | PROGRAM <b>RESPONSE</b> |  |
|------------------------------------------------------|-------------------------|--|
| 31                                                   | 16                      |  |
| LSB 16 bits of the destination address of last block |                         |  |
| 15                                                   | 0                       |  |
|                                                      | Response Code           |  |



# 17.2.6 WORD PROGRAM COMMAND

The  ${\tt WORD\_PROGRAM}$  command instructs the PE to program a 32-bit word of data at the specified address.

# FIGURE 17-10: WORD\_PROGRAM COMMAND

| 31 |           | 16 |
|----|-----------|----|
|    | Op code   |    |
| 15 |           | 0  |
|    | Operand   |    |
| 31 |           | 16 |
|    | Addr_High |    |
| 15 |           | 0  |
|    | Addr_Low  |    |
| 31 |           | 16 |
|    | Data_High |    |
| 15 |           | 0  |
|    | Data_Low  |    |

#### TABLE 17-7: WORD PROGRAM FORMAT

| Field     | Description                                |
|-----------|--------------------------------------------|
|           |                                            |
| Op code   | 0x3                                        |
| Operand   | Not used                                   |
| Addr_High | High 16 bits of 32-bit destination address |
| Addr_Low  | Low 16 bits of 32-bit destination address  |
| Data_High | High 16 bits data word                     |
| Data_Low  | Low 16 bits data word                      |

# **Expected Response (1 word):**

# FIGURE 17-11: WORD\_PROGRAM RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

# 17.2.7 CHIP ERASE COMMAND

The <code>CHIP\_ERASE</code> command erases the entire chip, including the configuration block.

After the erase is performed, the entire Flash memory contains 0xFFFFFFF.

#### 

Operand

TABLE 17-8: CHIP ERASE FORMAT

| Field     | Description                                |  |
|-----------|--------------------------------------------|--|
| Op code   | 0x4                                        |  |
| Operand   | Not used                                   |  |
| Addr_Low  | Low 16 bits of 32-bit destination address  |  |
| Addr_High | High 16 bits of 32-bit destination address |  |

#### **Expected Response (1 word):**

#### FIGURE 17-13: CHIP ERASE RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

# 17.2.8 PAGE ERASE COMMAND

The PAGE\_ERASE command erases the specified number of pages of code memory from the specified base address. Depending on the device, the specified base address must be a multiple of 0x400 or 0x100.

After the erase is performed, all targeted words of code memory contain 0xFFFFFFF.

FIGURE 17-14: PAGE ERASE COMMAND

| 31 | _         | 16 |
|----|-----------|----|
|    | Op code   |    |
| 15 |           | 0  |
|    | Operand   |    |
| 31 |           | 16 |
|    | Addr_High |    |
| 15 |           | 0  |
| _  | Addr_Low  |    |
|    |           |    |

#### TABLE 17-9: PAGE ERASE FORMAT

| Field     | Description                                |  |
|-----------|--------------------------------------------|--|
| Op code   | 0x5                                        |  |
| Operand   | Number of pages to erase                   |  |
| Addr_Low  | Low 16 bits of 32-bit destination address  |  |
| Addr_High | High 16 bits of 32-bit destination address |  |

# **Expected Response (1 word):**

FIGURE 17-15: PAGE\_ERASE RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

# 17.2.9 BLANK CHECK COMMAND

The BLANK\_CHECK command queries the PE to determine whether the contents of code memory and code-protect Configuration bits (GCP and GWRP) are blank (contains all '1's).

FIGURE 17-16: BLANK\_CHECK COMMAND 16 Op code 15 0 Operand 31 16 Addr\_High 15 0 Addr\_Low 31 16 Length\_High 0 15 Length\_Low

# TABLE 17-10: BLANK CHECK FORMAT

| Field   | Description                                                   |  |
|---------|---------------------------------------------------------------|--|
| Op code | 0x6                                                           |  |
| Operand | Not used                                                      |  |
| Address | Address where to start the Blank<br>Check                     |  |
| Length  | Number of program memory locations to check in terms of bytes |  |

# Expected Response (1 word for blank device):

FIGURE 17-17: BLANK\_CHECK RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

# 17.2.10 EXEC VERSION COMMAND

 ${\tt EXEC\_VERSION}$  queries for the version of the PE software stored in RAM.

# FIGURE 17-18: EXEC\_VERSION COMMAND

| 31 |         | 16 |
|----|---------|----|
|    | Op code |    |
| 15 |         | 0  |
|    | Operand |    |

# TABLE 17-11: EXEC VERSION FORMAT

| Field   | Description |
|---------|-------------|
| Op code | 0x7         |
| Operand | Not used    |

Version Number

#### **Expected Response (1 word):**

31

15

# FIGURE 17-19: EXEC\_VERSION RESPONSE

|              | 16 |
|--------------|----|
| Last Command |    |
|              | 0  |

# 17.2.11 GET CRC COMMAND

GET\_CRC calculates the CRC of the buffer from the specified address to the specified length, using the table look-up method. The CRC details are as follows:

- CRC-CCITT, 16-bit
- Polynomial: X^16+X^12+X^5+1, hex 0x00011021
- · Seed: 0xFFFF
- Most Significant Byte (MSB) shifted in first
  - **Note 1:** In the response, only the CRC Least Significant 16 bits are valid.
    - 2: The PE will automatically determine if the hardware CRC is available and use it by default. The hardware CRC is not used on PIC32MX1XX/2XX devices.

#### FIGURE 17-20: GET\_CRC COMMAND 31 16 Op code 15 0 Operand 31 16 Addr\_High 15 0 Addr\_Low 31 16 Length\_High

0

#### TABLE 17-12: GET CRC FORMAT

15

| Field   |                                                                    |
|---------|--------------------------------------------------------------------|
| Op code | 0x8                                                                |
| Operand | Not used                                                           |
| Address | Address where to start calculating the CRC                         |
| Length  | Length of buffer on which to calculate the CRC, in number of bytes |

Length\_Low

# **Expected Response (2 words):**

#### FIGURE 17-21: GET CRC RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |
| 31 |               | 16 |
|    | CRC_High      |    |
| 15 |               | 0  |
|    | CRC_Low       |    |
|    |               |    |

# 17.2.12 PROGRAM\_CLUSTER COMMAND

PROGRAM\_CLUSTER programs the specified number of bytes to the specified address. The address must be 32-bit aligned, and the number of bytes must be a multiple of a 32-bit word.

FIGURE 17-22: PROGRAM CLUSTER **COMMAND** 31 16 Op code 15 0 Operand 31 16 Addr\_High 0 15 Addr\_Low 31 16 Length\_High

# TABLE 17-13: PROGRAM CLUSTER FORMAT

Length\_Low

15

| Field   | Description                                  |
|---------|----------------------------------------------|
| Op code | 0x9                                          |
| Operand | Not used                                     |
| Address | Start address for programming                |
| Length  | Length of area to program in number of bytes |

Note: If the PROGRAM\_CLUSTER command fails, the programmer should read the failing row using the READ command from the Flash memory. Then the programmer should compare the row received from the Flash memory to its local copy word-by-word to determine the address where Flash programming fails.

# Expected Response (1 word):

FIGURE 17-23: PROGRAM\_CLUSTER RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

# 17.2.13 GET DEVICEID COMMAND

The  ${\tt GET\_DEVICEID}$  command returns the hardware ID of the device.

FIGURE 17-24: GET\_DEVICEID COMMAND

| 31 |         | 16 |
|----|---------|----|
|    | Op code |    |
| 15 |         | 0  |
|    | Operand |    |

# TABLE 17-14: GET\_DEVICEID FORMAT

| Field   | Description |
|---------|-------------|
| Op code | 0xA         |
| Operand | Not used    |

# **Expected Response (1 word):**

0

FIGURE 17-25: GET\_DEVICEID RESPONSE

| 31 |              | 16 |
|----|--------------|----|
|    | Last Command |    |
| 15 |              | 0  |
|    | Device ID    |    |

# 17.2.14 CHANGE CFG COMMAND

CHANGE\_CFG is used by the probe to set various configuration settings for the PE. Currently, the single configuration setting determines which of the following calculation methods the PE should use:

- · Software CRC calculation method
- · Hardware calculation method

# FIGURE 17-26: CHANGE\_CFG COMMAND

| Op code      |    |
|--------------|----|
| ор ссас      |    |
| 15           | 0  |
| Operand      |    |
| 31           | 16 |
| CRCFlag_High |    |
| 15           | 0  |
| CRCFlag_Low  |    |

# TABLE 17-15: CHANGE CFG FORMAT

| Field   | Description                                                                                                                                        |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Op code | 0xB                                                                                                                                                |
| Operand | Not used                                                                                                                                           |
| CRCFlag | If the value is '0', the PE uses the software CRC calculation method. If the value is '1', the PE uses the hardware CRC unit to calculate the CRC. |

# **Expected Response (1 word):**

#### FIGURE 17-27: CHANGE\_CFG RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

Note: The CHANGE\_CFG command is not available in PIC32MX1XX/2XX devices.

# 17.2.15 GET CHECKSUM COMMAND

GET\_CHECKSUM returns the sum of all the bytes starting at the address argument up to the length argument. The result is a 32-bit word.

| FIGURE 17-28: | CHANGE_CFG COMMAND |
|---------------|--------------------|
| 31            | 16                 |
|               | Op code            |
| 15            | 0                  |
|               | Operand            |
| 31            | 16                 |
|               | Addr_High          |
| 15            | 0                  |
|               | Addr_Low           |
| 31            | 16                 |
|               | Length_High        |
| 15            | 0                  |
|               | Length_Low         |

# TABLE 17-16: GET\_CHECKSUM FORMAT

| Field       | Description                                                                                  |
|-------------|----------------------------------------------------------------------------------------------|
| Op code     | 0x0C                                                                                         |
| Operand     | Not used                                                                                     |
| Addr_High   | High-order 16 bits of the 32-bit starting address of the data to calculate the checksum for. |
| Addr_Low    | Low-order 16 bits of the 32-bit starting address of the data to calculate the checksum for.  |
| Length_High | High-order 16 bits of the 32-bit length of data to calculate the checksum for in bytes.      |
| Length_Low  | Low-order 16 bits of the 32-bit length of data to calculate the checksum for in bytes.       |

#### **Expected Response (1 word):**

# FIGURE 17-29: GET\_CHECKSUM RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |
| 31 |               | 16 |
|    | Checksum_High |    |
| 15 |               | 0  |
|    | Checksum_Low  |    |
|    |               |    |

17.2.16 QUAD\_WORD\_PROGRAM COMMAND QUAD\_WORD\_PROGRAM instructs the PE to program four, 32-bit words at the specified address. The address must be an aligned four word boundary (bits 0-1 must be '0'). If not, the command will return a FAIL response value and no data will be programmed.

FIGURE 17-30: QUAD\_WORD\_PROGRAM COMMAND 31 16 Op code 15 0 Operand 31 16 Addr\_High 15 0 Addr\_Low 31 16 Data0\_High 15 0 Data0\_Low 31 16 Data1\_High 0 15 Data1\_Low 31 16 Data2\_High 15 0 Data2\_Low 31 16 Data3\_High 15 0 Data3\_Low

TABLE 17-17: QUAD\_WORD\_PROGRAM FORMAT

| Field      | Description                                        |
|------------|----------------------------------------------------|
| Op code    | 0x0D                                               |
| Operand    | Not used                                           |
| Addr_High  | High-order 16 bits of the 32-bit starting address. |
| Addr_Low   | Low -order 16 bits of the 32-bit starting address. |
| Data0_High | High-order 16 bits of data word 0.                 |
| Data0_Low  | Low-order 16 bits of data word 0.                  |
| Data1_High | High-order 16 bits of data word 1.                 |
| Data1_Low  | Low-order 16 bits of data word 1.                  |
| Data2_High | High-order 16 bits of data word 2.                 |
| Data2_Low  | Low-order 16 bits of data word 2.                  |
| Data3_High | High-order 16 bits of data word 3.                 |
| Data3_Low  | Low-order 16 bits of data word 3.                  |

# **Expected Response (1 word):**

FIGURE 17-31: QUAD\_WORD\_PROGRAM RESPONSE

| 31 |               | 16 |
|----|---------------|----|
|    | Last Command  |    |
| 15 |               | 0  |
|    | Response Code |    |

# 18.0 CHECKSUM

# 18.1 Theory

The checksum is calculated as the 32-bit summation of all bytes (8-bit quantities) in program Flash, Boot Flash (except device Configuration Words), the Device ID register with applicable mask, and the device Configuration Words with applicable masks. Then the 2's complement of the summation is calculated. This final 32-bit number is presented as the checksum.

# 18.2 Mask Values

The mask value of a device Configuration is calculated by setting all the unimplemented bits to '0' and all the implemented bits to '1'.

For example, Register 18-1 shows the DEVCFG0 register of the PIC32MX360F512L device. The mask value for this register is:

mask\_value\_devcfg0 = 0x110FF00B

# REGISTER 18-1: DEVCFG0 REGISTER OF PIC32MX360F512L

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | r-0               | r-1               | r-1               | R/P-1             | r-1               | r-1               | r-1              | R/P-1            |
| 31:24        | _                 | _                 | _                 | CP                | _                 | _                 | _                | BWP              |
| 22.40        | r-1               | r-1               | r-1               | r-1               | R/P-1             | R/P-1             | R/P-1            | R/P-1            |
| 23:16        | _                 | _                 | _                 | _                 | PWP19             | PWP18             | PWP17            | PWP16            |
| 45.0         | R/P-1             | R/P-1             | R/P-1             | R/P-1             | r-1               | r-1               | r-1              | r-1              |
| 15:8         | PWP15             | PWP14             | PWP13             | PWP12             | _                 | _                 | _                | _                |
| 7.0          | r-1               | r-1               | r-1               | r-1               | R/P-1             | r-1               | R/P-1            | R/P-1            |
| 7:0          | _                 | _                 | _                 | _                 | ICESEL            | _                 | DEBU             | G<1:0>           |

| Legend:           | P = Programmable bit | r = Reserved bit     |                    | $\exists$ |
|-------------------|----------------------|----------------------|--------------------|-----------|
| R = Readable bit  | W = Writable bit     | U = Unimplemented bi | t, read as '0'     |           |
| -n = Value at POR | '1' = Bit is set     | '0' = Bit is cleared | x = Bit is unknown |           |

Table 18-1 lists the mask values of the four device Configuration registers and Device ID registers to be used in the checksum calculations for PIC32MX, PIC32MZ, and PIC32MK devices.

TABLE 18-1: DEVICE CONFIGURATION REGISTER MASK VALUES OF CURRENTLY SUPPORTED PIC32MX, PIC32MZ, AND PIC32MK DEVICES

| Device Family                                                          | Flash<br>Memory<br>Sizes (KB) | DEVCFG0    | DEVCFG1    | DEVCFG2    | DEVCFG3    | DEVCFG4 | DEVID      |
|------------------------------------------------------------------------|-------------------------------|------------|------------|------------|------------|---------|------------|
| PIC32MX<br>110/120/130/150<br>(28/36/44-pin Devices<br>only)           | 16, 32, 64,<br>128            | 0x1100FC1F | 0x03DFF7A7 | 0x00070077 | 0x30000000 | ı       | 0x0FFFFFF  |
| PIC32MX<br>210/220/230/250<br>(28/36/44-pin Devices<br>only)           | 16, 32, 64,<br>128            | 0x1100FC1F | 0x03DFF7A7 | 0x00078777 | 0xF0000000 | 1       | 0x0FFFFFF  |
| PIC32MX<br>15X/17X<br>(28/44-pin Devices<br>only)                      | 128, 256                      | 0x1107FC1F | 0x03FFF7A7 | 0xFFB700F7 | 0x30C00000 |         | 0x0FFFFFF  |
| PIC32MX<br>25X/27X<br>(28/44-pin Devices<br>only)                      | 128,256                       | 0x1107FC1F | 0x03FFF7A7 | 0xFFB787F7 | 0xF0C00000 | 1       | 0x0FFFFFF  |
| PIC32MX<br>320/340/360                                                 | 32, 64, 128,<br>256, 512      | 0x110FF00B | 0x009FF7A7 | 0x00070077 | 0x00000000 |         | 0x000FF000 |
| PIC32MX<br>420/440/460                                                 | 32, 64, 128,<br>256, 512      | 0x110FF00B | 0x009FF7A7 | 0x00078777 | 0x00000000 | _       | 0x000FF000 |
| PIC32MX<br>120/130/150/170<br>(64/100-pin Devices<br>only)             | 64, 128,<br>256, 512          | 0x110FFC1F | 0x03DFF7A7 | 0x00070077 | 0x30000000 | _       | 0x0FFFFFF  |
| PIC32MX<br>230/250/270/530/550/<br>570<br>(64/100-pin Devices<br>only) | 64, 128,<br>256, 512          | 0x110FFC1F | 0x03DFF7A7 | 0x00078777 | 0xF0000000 | _       | 0x0FFFFFF  |
| PIC32MX<br>330/350/370                                                 | 64, 128,<br>256, 512          | 0x110FF01F | 0x03DFF7A7 | 0x00070077 | 0x30070000 | _       | 0x0FFFFFF  |
| PIC32MX<br>430/450/470                                                 | 64, 128,<br>256, 512          | 0x110FF01F | 0x03DFF7A7 | 0x00078777 | 0xF0070000 | _       | 0x0FFFFFF  |
| PIC32MX<br>534/564                                                     | 64, 128                       | 0x110FF00F | 0x009FF7A7 | 0x00078777 | 0xC4070000 | _       | 0x0FFFF000 |
| PIC32MX<br>664                                                         | 64, 128                       | 0x110FF00F | 0x009FF7A7 | 0x00078777 | 0xC3070000 | _       | 0x0FFFF000 |
| PIC32MK<br>0512/1024                                                   | 512, 1024                     | 0x7FFFFFF  | 0xFFFFFFF  | 0xFFFFFFF  | 0xFFFF0000 | _       | 0x0FFFFFF  |
| PIC32MX<br>764                                                         | 128                           | 0x110FF00F | 0x009FF7A7 | 0x00078777 | 0xC7070000 | _       | 0x0FFFF000 |
| PIC32MX<br>170<br>(28/36/44-pin Devices<br>only)                       | 256                           | 0x1107FC1F | 0x03DFF7A7 | 0x00070077 | 0xF0000000 | _       | 0x0FFFFFF  |

Note 1: Applicable only to PIC32MZ DA family devices.

TABLE 18-1: DEVICE CONFIGURATION REGISTER MASK VALUES OF CURRENTLY SUPPORTED PIC32MX, PIC32MZ, AND PIC32MK DEVICES (CONTINUED)

| Device Family                                    | Flash<br>Memory<br>Sizes (KB) | DEVCFG0    | DEVCFG1    | DEVCFG2    | DEVCFG3    | DEVCFG4                         | DEVID      |
|--------------------------------------------------|-------------------------------|------------|------------|------------|------------|---------------------------------|------------|
| PIC32MX<br>270<br>(28/36/44-pin Devices<br>only) | 256                           | 0x1107FC1F | 0x03DFF7A7 | 0x00078777 | 0xF0000000 | _                               | 0x0FFFFFF  |
| PIC32MZ<br>05XX/10XX/20XX                        | 512, 1024,<br>2048            | 0x7FFFFFF  | 0xFFFFFFF  | 0xFFFFFFF  | 0xFFFF0000 | 0xFFFFFFFF (see <b>Note 1</b> ) | 0x0FFFFFF  |
| PIC32MX<br>575                                   | 256, 512                      | 0x110FF00F | 0x009FF7A7 | 0x00078777 | 0xC4070000 | -                               | 0x000FF000 |
| PIC32MX<br>675/695                               | 256, 512                      | 0x110FF00F | 0x009FF7A7 | 0x00078777 | 0xC3070000 | _                               | 0x000FF000 |
| PIC32MX<br>775/795                               | 256, 512                      | 0x110FF00F | 0x009FF7A7 | 0x00078777 | 0xC7070000 | _                               | 0x000FF000 |

Note 1: Applicable only to PIC32MZ DA family devices.

# 18.3 Algorithm

Figure 18-1 illustrates an example of a high-level algorithm for calculating the checksum for a PIC32 device to demonstrate one method to derive a checksum. This is merely an example of how the actual calculations can be accomplished, the method that is ultimately used is left to the discretion of the software developer.

As stated earlier, the PIC32 checksum is calculated as the 32-bit summation of all bytes (8-bit quantities) in program Flash, Boot Flash (except device Configuration Words), the Device ID register with applicable mask, and the device Configuration Words with applicable masks.

Then the 2's complement of the summation is calculated. This final 32-bit number is presented as the checksum.

The mask values of the device Configuration and Device ID registers are derived as described in the previous section, Section 18.2 "Mask Values".

An arithmetic AND operation of these device Configuration register values is performed with the appropriate mask value, before adding their bytes to the checksum.

Similarly, an arithmetic AND operation of the Device ID register is performed with the appropriate mask value, before adding its bytes to the checksum, see **Section 19.0 "Configuration Memory and Device ID"** for more information.

FIGURE 18-1: HIGH-LEVEL ALGORITHM FOR CHECKSUM CALCULATION



The formula to calculate the checksum for a PIC32 device is provided in Equation 18-1.

# **EQUATION 18-1: CHECKSUM FORMULA**

Checksum = 2's complement (PF + BF + DCR + DIR)

Where,

PF = 32-bit summation of all bytes in Program Flash

BF = 32-bit summation of all bytes in Boot Flash, except device Configuration registers (see Note 1)

$$DCR = \sum_{X=0}^{y}$$
 32-bit summation of bytes ( $MASK_{DEVCFGX}$  &  $DEVCFGx$ )

Where.

y = 3 for PIC32MX, PIC32MK, PIC32MZ EC, and PIC32MZ EF family devices

y = 4 for all other PIC32MZ family devices

DIR = 32-bit summation of bytes  $(MASK_{DEVID} \& DEVID)$ 

 $MASK_{DEVCFGX}$  = mask value from Table 18-1

 $MASK_{DEVID}$  = mask value from Table 18-1 (see **Note 2**)

- Note 1: For PIC32MZ family devices, the Boot Flash memory that resides at 0x1FCxFF00 through 0x1FCxFFFF is not summed, as these memory locations contain the device configuration and CP values. For PIC32MK family devices, the Boot Flash memory that resides at 0x1FC03F00 through 0x1FC03FFF is not summed.
  - 2: For PIC32MZ and PIC32MK family devices, the checksum calculated in MPLAB X IDE only uses the primary DEVCFGx registers. Neither the alternate nor second Boot Flash (if available) registers are calculated.

# 18.4 Example of Checksum Calculation

The following five sections demonstrate a checksum calculation for the PIC32MX360F512L device using Equation 18-1.

The following assumptions are made for the purpose of this checksum calculation example:

- Program Flash and Boot Flash are in the erased state (all bytes are 0xFF)
- Device Configuration is in the default state of the device (no configuration changes are made)

Each item on the right side of the equation (PF, BF, DCR, DIR) is individually calculated. After deriving the values, the final value of the checksum can be calculated.

# 18.4.1 CALCULATING FOR "PF" IN THE CHECKSUM FORMULA

The size of Program Flash is 512 KB, which equals 524288 bytes. Since the program Flash is assumed to be in erased state, the value of PF is resolved through the following calculation:

PF = 0xFF + 0xFF + ... 524288 times

PF = 0x7F80000 (32-bit number)

# 18.4.2 CALCULATING FOR "BF" IN THE CHECKSUM FORMULA

The size of the Boot Flash is 12 KB, which equals 12288 bytes. However, the last 16 bytes are device Configuration registers, which are treated separately. Therefore, the number of bytes in Boot Flash that we consider in this step is 12272. Since the Boot Flash is assumed to be in erased state, the value of "BF" is resolved through the following calculation:

 $BF = 0xFF + 0xFF + \dots 12272$  times

BF = 0x002FC010 (32-bit number)

# 18.4.3 CALCULATING FOR "DCR" IN THE CHECKSUM FORMULA

Since the device Configuration registers are left in their default state, the value of the appropriate DEVCFG register – as read by the PIC32 core, its respective mask value, the value derived from applying the mask, and the 32-bit summation of bytes (all as shown in Table 18-2) provide the total of the 32-bit summation of bytes.

From Table 18-2, the value of "DCR" is:

DCR = 0x000003D6 (32-bit number)

#### **TABLE 18-2: DCR CALCULATION EXAMPLE**

| Register | POR Default Value | Mask       | POR Default Value & Mask | 32-Bit Summation of Bytes |
|----------|-------------------|------------|--------------------------|---------------------------|
| DEVCFG0  | 0x7FFFFFF         | 0x110FF00B | 0x110FF00B               | 0x0000011B                |
| DEVCFG1  | 0xFFFFFFF         | 0x009FF7A7 | 0x009FF7A7               | 0x0000023D                |
| DEVCFG2  | 0xFFFFFFF         | 0x00070077 | 0x00070077               | 0x0000007E                |
| DEVCFG3  | 0xFFFFFFF         | 0x00000000 | 0x00000000               | 0x00000000                |
|          | 0x000003D6        |            |                          |                           |

# 18.4.4 CALCULATING FOR "DIR" IN THE CHECKSUM FORMULA

The value of Device ID register, its mask value, the value derived from applying the mask, and the 32-bit summation of bytes are shown in Table 18-3.

From Table 18-3, the value of "DIR" is:

DIR = 0x00000083 (32-bit number.)

#### TABLE 18-3: DIR CALCULATION EXAMPLE

| Register | POR Default Value | Mask       | POR Default Value<br>& Mask | 32-Bit Summation of Bytes |
|----------|-------------------|------------|-----------------------------|---------------------------|
| DEVID    | 0x00938053        | 0x000FF000 | 0x00038000                  | 0x00000083                |

# 18.4.5 COMPLETING THE PIC32 CHECKSUM CALCULATION

The values derived in previous sections (PF, BF, DCR, DIR) are used to calculate the checksum value. Perform the 32-bit summation of the PF, BF, DCR and DIR as derived in previous sections and store it in a variable, called *temp*, as shown in Example 18-1.

#### **EXAMPLE 18-1: CHECKSUM CALCULATION PROCESS**

- 1. First, temp = PF + BF + DCR + DIR, which translates to: temp = 0x7F80000 + 0x002FC010 + 0x000003D6 + 0x00000083
- 2. Adding all four values results in temp being equal to 0x0827C469
- Finally, the 2's complement of temp is the checksum:
   Checksum = 2's complement (temp), which is Checksum = (1's complement (temp)) + 1, resulting in 0xF7D83B97

# 18.4.6 CHECKSUM VALUES WHILE DEVICE IS CODE-PROTECTED

Since the device Configuration Words are not readable while the PIC32 devices are in code-protected state, the checksum values are zeros for all devices.

# 19.0 CONFIGURATION MEMORY AND DEVICE ID

PIC32 devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. These features are configurable through specific Configuration bits for each device.

Refer to the "**Special Features**" chapter in the specific device data sheet for a full list of available features, Configuration bits, and the Device ID register.

For the current Silicon Revision and Revision ID for a particular device, please refer to the related Family Silicon Errata and Data Sheet Clarification. These documents are available from the Microchip web site by visiting, <a href="http://www.microchip.com/PIC32">http://www.microchip.com/PIC32</a> and navigating to: Documentation > Errata.

# 19.1 Device Configuration

In PIC32 devices, the Configuration Words select various device configurations that are set at device Reset prior to execution of any code. These values are located at the highest locations of the Boot Flash Memory (BFM) and since they are part of the program memory, are included in the programming file along with executable code and program constants. The names and locations of these Configuration Words are listed in Table 19-1 through Table 19-4.

Additionally, Table 19-3 and Table 19-4 include Configuration Words for PIC32MZ and PIC32MK family devices, respectively, with dual boot and dual panel Flash. Refer to **Section 48. "Memory Organization and Permissions"** (DS60001214) of the *"PIC32 Family Reference Manual"* for a detailed description of the dual boot regions.

TABLE 19-1: DEVCFG LOCATIONS FOR 25X/27X AND PIC32MX3XX/ 4XX/5XX/6XX/7XX DEVICES ONLY

| Configuration Word | Physical Address |
|--------------------|------------------|
| DEVCFG0            | 0x1FC02FFC       |
| DEVCFG1            | 0x1FC02FF8       |
| DEVCFG2            | 0x1FC02FF4       |
| DEVCFG3            | 0x1FC02FF0       |

TABLE 19-2: DEVCFG LOCATIONS FOR 28/
36/44-PIN PIC32MX1XX/2XX,
28/44-PIN AND 64/100-PIN
PIC32MX1XX/2XX/5XX
DEVICES ONLY

| Configuration Word | Physical Address |
|--------------------|------------------|
| DEVCFG0            | 0x1FC00BFC       |
| DEVCFG1            | 0x1FC00BF8       |
| DEVCFG2            | 0x1FC00BF4       |
| DEVCFG3            | 0x1FC00BF0       |

On Power-on Reset (POR), or any Reset, the Configuration Words are copied from the Boot Flash memory to their corresponding Configuration registers. A Configuration bit can only be programmed = 0 (unprogrammed state = 1).

During programming, a Configuration Word can be programmed a maximum of two times for PIC32MX devices and only one time for PIC32MZ, and PIC32MK family devices before a page erase must be performed.

After programming the Configuration Words, a device Reset will cause the new values to be loaded into the Configuration registers. Because of this, the programmer should program the Configuration Words just prior to verification of the device. The final step is programming the code protection Configuration Word.

These Configuration Words determine the oscillator source. If using the 2-wire Enhanced ICSP mode the Configuration Words are ignored and the device will always use the FRC; however, in 4-wire mode this is not the case. If an oscillator source is selected by the Configuration Words that is not present on the device after Reset, the programmer will not be able to perform Flash operations on the device after it is Reset. See the "Special Features" chapter in the specific device data sheet for details regarding oscillator selection using the Configuration Words.

TABLE 19-3: CONFIGURATION WORD LOCATIONS FOR PIC32MZ FAMILY DEVICES

|                                    | Register Physical Address |                        |                                             |                                               |  |  |  |
|------------------------------------|---------------------------|------------------------|---------------------------------------------|-----------------------------------------------|--|--|--|
| Configuration Word<br>(see Note 1) | Fixed Boot<br>Region 1    | Fixed Boot<br>Region 2 | Active Boot<br>Alias Region<br>(see Note 2) | Inactive Boot<br>Alias Region<br>(see Note 2) |  |  |  |
| Boot Sequence Number               | 0x1FC4FFF0                | 0x1FC6FFF0             | 0x1FC0FFF0                                  | 0x1FC2FFF0                                    |  |  |  |
| Code Protection                    | 0x1FC4FFD0                | 0x1FC6FFD0             | 0x1FC0FFD0                                  | 0x1FC2FFD0                                    |  |  |  |
| DEVCFG0                            | 0x1FC4FFCC                | 0x1FC6FFCC             | 0x1FC0FFCC                                  | 0x1FC2FFCC                                    |  |  |  |
| DEVCFG1                            | 0x1FC4FFC8                | 0x1FC6FFC8             | 0x1FC0FFC8                                  | 0x1FC2FFC8                                    |  |  |  |
| DEVCFG2                            | 0x1FC4FFC4                | 0x1FC6FFC4             | 0x1FC0FFC4                                  | 0x1FC2FFC4                                    |  |  |  |
| DEVCFG3                            | 0x1FC4FFC0                | 0x1FC6FFC0             | 0x1FC0FFC0                                  | 0x1FC2FFC0                                    |  |  |  |
| DEVCFG4 (see Note 3)               | 0x1FC4FFBC                | 0x1FC6FFBC             | 0x1FC0FFBC                                  | 0x1FC2FFBC                                    |  |  |  |
| Alternate Boot Sequence Number     | 0x1FC4FF70                | 0x1FC6FF70             | 0x1FC0FF70                                  | 0x1FC2FF70                                    |  |  |  |
| Alternate Code Protection          | 0x1FC4FF50                | 0x1FC6FF50             | 0x1FC0FF50                                  | 0x1FC2FF50                                    |  |  |  |
| Alternate DEVCFG0                  | 0x1FC4FF4C                | 0x1FC6FF4C             | 0x1FC0FF4C                                  | 0x1FC2FF4C                                    |  |  |  |
| Alternate DEVCFG1                  | 0x1FC4FF48                | 0x1FC6FF48             | 0x1FC0FF48                                  | 0x1FC2FF48                                    |  |  |  |
| Alternate DEVCFG2                  | 0x1FC4FF44                | 0x1FC6FF44             | 0x1FC0FF44                                  | 0x1FC2FF44                                    |  |  |  |
| Alternate DEVCFG3                  | 0x1FC4FF40                | 0x1FC6FF40             | 0x1FC0FF40                                  | 0x1FC2FF40                                    |  |  |  |
| Alternate DEVCFG4 (see Note 3)     | 0x1FC4FF3C                | 0x1FC6FF3C             | 0x1FC0FF3C                                  | 0x1FC2FF3C                                    |  |  |  |

- Note 1: All values in the 0x1FCxFF00-0x1FCxFFFF memory regions should be programmed using the QUAD\_WORD\_PROGRAM command to ensure proper ECC configuration. Refer to Section 17.2.16 "QUAD\_WORD\_PROGRAM Command" for details.
  - 2: Active/Inactive boot alias selections are assumed for an unprogrammed device where Fixed Region 1 is active and Fixed Region 2 is inactive. Refer to **Section 48. "Memory Organization and Permissions"** (DS60001214) for a detailed description of the alias boot regions.
  - 3: These Configuration Words are available only on PIC32MZ DA family devices.

TABLE 19-4: CONFIGURATION WORD LOCATIONS FOR PIC32MK FAMILY DEVICES

|                                    | Register Physical Address |                        |                                             |                                               |  |  |  |  |
|------------------------------------|---------------------------|------------------------|---------------------------------------------|-----------------------------------------------|--|--|--|--|
| Configuration Word<br>(see Note 1) | Fixed Boot<br>Region 1    | Fixed Boot<br>Region 2 | Active Boot<br>Alias Region<br>(see Note 2) | Inactive Boot<br>Alias Region<br>(see Note 2) |  |  |  |  |
| Boot Sequence Number               | 0x1FC43FF0                | 0x1FC63FF0             | 0x1FC03FF0                                  | 0x1FC23FF0                                    |  |  |  |  |
| Code Protection                    | 0x1FC43FD0                | 0x1FC63FD0             | 0x1FC03FD0                                  | 0x1FC23FD0                                    |  |  |  |  |
| DEVCFG0                            | 0x1FC43FAC                | 0x1FC63FAC             | 0x1FC03FAC                                  | 0x1FC23FAC                                    |  |  |  |  |
| DEVCFG1                            | 0x1FC43FA8                | 0x1FC63FA8             | 0x1FC03FA8                                  | 0x1FC23FA8                                    |  |  |  |  |
| DEVCFG2                            | 0x1FC43FA4                | 0x1FC63FA4             | 0x1FC03FA4                                  | 0x1FC23FA4                                    |  |  |  |  |
| DEVCFG3                            | 0x1FC43FA0                | 0x1FC63FA0             | 0x1FC03FA0                                  | 0x1FC23FA0                                    |  |  |  |  |

- Note 1: If the device has ECC memory, each of the following Configuration Word Groups should be programmed using the QUAD WORD PROGRAM command:
  - Boot Sequence Number (single quad word programming operation)
  - Code Protection (single quad word programming operation)
  - DEVCFG3, DEVCFG2, DEVCFG1, and DEVCFG0 (single guad word programming operation)
  - 2: Active/Inactive boot alias selections are assumed for an unprogrammed device where Fixed Region 1 is active and Fixed Region 2 is inactive. Refer to **Section 48. "Memory Organization and Permissions"** (DS60001214) for a detailed description of the alias boot regions.

# 19.1.1 CONFIGURATION REGISTER PROTECTION

To prevent inadvertent Configuration bit changes during code execution, all programmable Configuration bits are write-once. After a bit is initially programmed during a power cycle, it cannot be written to again. Changing a device configuration requires changing the Configuration data in the Boot Flash memory, and cycling power to the device.

To ensure integrity of the 128-bit data, a comparison is made between each Configuration bit and its stored complement continuously. If a mismatch is detected, a Configuration Mismatch Reset is generated, which causes a device Reset.

### 19.2 Device Code Protection bit (CP)

The PIC32 family of devices feature code protection, which when enabled, prevents reading of the Flash memory by an external programming device. Once code protection is enabled, it can only be disabled by erasing the device with the Chip Erase command (MCHP\_ERASE).

When programming a device that has opted to utilize code protection, the programming device must perform verification prior to enabling code protection. Enabling code protection should be the last step of the programming process. Location of the code protection enable bits vary by device. Refer to the "Special Features" chapter in the specific device data sheet for details.

Note:

Once code protection is enabled, the Flash memory can no longer be read and can only be disabled by an external programmer using the Chip Erase Command (MCHP ERASE).

# 19.3 Program Write Protection bits (PWP)

The PIC32 families of devices include write protection features, which prevent designated boot and program Flash regions from being erased or written during program execution.

In PIC32MX devices, write protection is implemented in Configuration memory by the Device Configuration Words, while in PIC32MZ and PIC32MK family devices, this feature is implemented through SFRs in the Flash controller.

When write protection is implemented by Device Configuration Words, the write protection register should only be written when all boot and program Flash memory has been programmed. Refer to the "Special Features" chapter in the specific device data sheet for details.

If write protection is implemented using SFRs, certain steps may be required during initialization of the device by the external programmer prior to programming Flash regions. Refer to the "Flash Program Memory" chapter in the specific device data sheet for details.

# 20.0 TAP CONTROLLERS

#### TABLE 20-1: MCHP TAP INSTRUCTIONS

| Command      | Value   | Description                                                           |  |  |
|--------------|---------|-----------------------------------------------------------------------|--|--|
| MTAP_COMMAND | 5'h0x07 | TDI and TDO connected to MCHP Command Shift register (See Table 20-2) |  |  |
| MTAP_SW_MTAP | 5'h0x04 | Switch TAP controller to MCHP TAP controller                          |  |  |
| MTAP_SW_ETAP | 5'h0x05 | Switch TAP controller to EJTAG TAP controller                         |  |  |
| MTAP_IDCODE  | 5'h0x01 | Select Chip Identification Data register                              |  |  |

# 20.1 Microchip TAP Controllers (MTAP)

# 20.1.1 MTAP COMMAND INSTRUCTION

MTAP\_COMMAND selects the MCHP Command Shift register. See Table 20-2 for available commands.

### 20.1.1.1 MCHP STATUS INSTRUCTION

MCHP\_STATUS returns the 8-bit Status value of the Microchip TAP controller. Table 20-3 provides the format of the Status value returned.

# 20.1.1.2 MCHP ASSERT RST INSTRUCTION

# 20.1.1.3 MCHP\_DE\_ASSERT\_RST INSTRUCTION

MCHP\_DE\_ASSERT\_RST removes the persistent device Reset. It is similar to deasserting the MCLR pin. Its associated Status bit is DEVRST.

#### 20.1.1.4 MCHP ERASE INSTRUCTION

MCHP\_ERASE performs a Chip Erase. The CHIP\_ERASE command sets an internal bit that requests the Flash Controller to perform the erase. Once the controller becomes busy, as indicated by FCBUSY (Status bit), the internal bit is cleared.

# 20.1.1.5 MCHP\_FLASH\_ENABLE INSTRUCTION

MCHP\_FLASH\_ENABLE sets the FAEN bit, which controls processor accesses to the Flash memory. The FAEN bit's state is returned in the field of the same name. This command has no effect if CPS = 0. This command requires a NOP to complete.

**Note:** This command is not required for PIC32MZ and PIC32MK family devices.

# 20.1.1.6 MCHP\_FLASH\_DISABLE INSTRUCTION

<code>MCHP\_FLASH\_DISABLE</code> clears the FAEN bit which controls processor accesses to the Flash memory. The FAEN bit's state is returned in the field of the same name. This command has no effect if CPS = 0. This command requires a NOP to complete.

Note: This command is not required for PIC32MZ and PIC32MK family devices.

# 20.1.2 MTAP\_SW\_MTAP INSTRUCTION

 ${\tt MTAP\_SW\_MTAP}$  switches the TAP instruction set to the MCHP TAP instruction set.

Each of these commands should be followed with a SetMode (6'b011111) to force the Chip TAP controller to the Run Test/Idle state.

#### 20.1.3 MTAP SW ETAP INSTRUCTION

Each of these commands should be followed with a SetMode (6'b011111) to force the Chip TAP controller to the Run Test/Idle state.

# 20.1.4 MTAP IDCODE INSTRUCTION

 ${\tt MTAP\_IDCODE}$  returns the value stored in the DEVID register.

TABLE 20-2: MTAP\_COMMAND DR COMMANDS

| Command Value            |         | Description                                                                                                                                                 |
|--------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCHP_STATUS 8'h0x00      |         | NOP and return Status.                                                                                                                                      |
| MCHP_ASSERT_RST 8'h0xD1  |         | Requests the Reset controller to assert device Reset.                                                                                                       |
| MCHP_DE_ASSERT_RST 8'h0> |         | Removes the request for device Reset, which causes the reset controller to deassert device Reset if there is no other source requesting Reset (i.e., MCLR). |
| MCHP_ERASE               | 8'h0xFC | Cause the Flash controller to perform a Chip Erase.                                                                                                         |
| MCHP_FLASH_ENABLE(1)     | 8'h0xFE | Enables fetches and loads to the Flash (from the processor).                                                                                                |
| MCHP_FLASH_DISABLE(1)    | 8'h0xFD | Disables fetches and loads to the Flash (from the processor).                                                                                               |

Note 1: This command is not required for PIC32MK and PIC32MZ family devices.

#### **TABLE 20-3:** MCHP STATUS VALUE

|   | Bit<br>Range | Bit / Bit 6 |   | Bit 5                 | Bit 4 | Bit 3  | Bit 2  | Bit 1               | Bit 0  |  |
|---|--------------|-------------|---|-----------------------|-------|--------|--------|---------------------|--------|--|
| Ī | 7:0          | CPS         | 0 | NVMERR <sup>(1)</sup> | 0     | CFGRDY | FCBUSY | FAEN <sup>(2)</sup> | DEVRST |  |

bit 7 **CPS:** Code-Protect State bit

1 = Device is not code-protected

0 = Device is code-protected

bit 6 Unimplemented: Read as '0' bit 5

**NVMERR:** NVMCON Status bit<sup>(1)</sup>

1 = An Error occurred during NVM operation

0 = An Error did not occur during NVM operation

bit 4 Unimplemented: Read as '0'

**CFGRDY:** Code-Protect State bit bit 3

1 = Configuration has been read and CP is valid

0 = Configuration has not been read

FCBUSY: Flash Controller Busy bit bit 2

1 = Flash controller is busy (Erase is in progress)

0 = Flash controller is not busy (either erase has not started or it has finished)

**FAEN:** Flash Access Enable bit<sup>(2)</sup> bit 1

This bit reflects the state of CFGCON.FAEN.

1 = Flash access is enabled

0 = Flash access is disabled (i.e., processor accesses are blocked)

bit 0 **DEVRST:** Device Reset State bit

1 = Device Reset is active

0 = Device Reset is not active

Note 1: This bit is not implemented in PIC32MX320/340/360/420/440/460 devices.

2: This bit is not implemented in PIC32MK and PIC32MZ family devices.

#### TABLE 20-4: EJTAG TAP INSTRUCTIONS

| Command Valu   |         | Description                                                  |  |  |  |  |
|----------------|---------|--------------------------------------------------------------|--|--|--|--|
| ETAP_ADDRESS   | 5'h0x08 | Select Address register.                                     |  |  |  |  |
| ETAP_DATA      | 5'h0x09 | Select Data register.                                        |  |  |  |  |
| ETAP_CONTROL   | 5'h0x0A | Select EJTAG Control register.                               |  |  |  |  |
| ETAP_EJTAGBOOT | 5'h0x0C | Set EjtagBrk, ProbEn and ProbTrap to '1' as the Reset value. |  |  |  |  |
| ETAP_FASTDATA  | 5'h0x0E | Selects the Data and Fastdata registers.                     |  |  |  |  |

#### 20.2 EJTAG TAP Controller

# 20.2.1 ETAP ADDRESS COMMAND

ETAP\_ADDRESS selects the Address register. The read-only Address register provides the address for a processor access. The value read in the register is valid if a processor access is pending, otherwise the value is undefined.

The two or three Least Significant Bytes (LSBs) of the register are used with the Psz field from the EJTAG Control register to indicate the size and data position of the pending processor access transfer. These bits are not taken directly from the address referenced by the load/store.

# 20.2.2 ETAP DATA COMMAND

ETAP\_DATA selects the Data register. The read/write Data register is used for op code and data transfers during processor accesses. The value read in the Data register is valid only if a processor access for a write is pending, in which case the Data register holds the store value. The value written to the Data register is only used if a processor access for a pending read is finished afterwards; in which case, the data value written is the value for the fetch or load. This behavior implies that the Data register is not a memory location where a previously written value can be read afterwards.

### 20.2.3 ETAP CONTROL COMMAND

ETAP\_CONTROL selects the Control register. The EJTAG Control register (ECR) handles processor Reset and soft Reset indication, Debug mode indication, access start, finish and size, and read/write indication. The ECR also provides the following features:

- Controls debug vector location and indication of serviced processor accesses
- · Allows a debug interrupt request
- · Indicates a processor low-power mode
- Allows implementation-dependent processor and peripheral Resets

### 20.2.3.1 EJTAG Control Register (ECR)

The EJTAG Control register (see Register 20-1) is not updated/written in the Update-DR state unless the Reset occurred; that is Rocc (bit 31) is either already '0' or is written to '0' at the same time. This condition ensures proper handling of processor accesses after a Reset.

Reset of the processor can be indicated through the Rocc bit in the TCK domain a number of TCK cycles after it is removed in the processor clock domain in order to allow for proper synchronization between the two clock domains.

Bits that are Read/Write (R/W) in the register return their written value on a subsequent read, unless other behavior is defined.

Internal synchronization ensures that a written value is updated for reading immediately afterwards, even when the TAP controller takes the shortest path from the Update-DR to Capture-DR state.

REGISTER 20-1: ECR: EJTAG CONTROL REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | R/W-0             | R-0               | R-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | Rocc              | Psz<1:0>          |                   | _                 |                   |                   |                  | _                |
| 23:16        | R-0               | R-0               | R-0               | R/W-0             | R-0               | R/W-0             | U-0              | R/W-0            |
| 23.10        | VPED              | Doze              | Halt              | PerRst            | PrnW              | PrACC             | _                | PrRst            |
| 15:8         | R/W-0             | R/W-0             | U-0               | R/W-0             | U-0               | U-0               | U-0              | U-0              |
| 15.6         | ProbEn            | ProbTrap          | _                 | EjtagBrk          | _                 | _                 | _                | _                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | R-0               | U-0               | U-0              | U-0              |
| 7.0          | _                 | _                 | _                 | _                 | DM                | _                 | _                | _                |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-29 See Note 1

bit 28-24 Unimplemented: Read as '0'

bit 23-19 See Note 1

bit 18 PrACC: Pending Processor Access and Control bit

This bit indicates a pending processor access and controls finishing of a pending processor access. A write of '0' finishes processor access if pending. A write of '1' is ignored. A successful FASTDATA access will clear this bit.

- 1 = Pending processor access
- 0 = No pending preprocessor access
- bit 17 Unimplemented: Read as '0'
- bit 16 See Note 1
- bit 15 ProbEn: Processor Access Service Control bit

This bit controls where the probe handles accesses to the DMSEG segment through servicing of processor accesses.

- 1 = Probe services processor accesses
- 0 = Probe does not service processor access
- bit 14 **ProbTrap:** Debug Exception Vector Control Location bit

This bit controls the location of the debug exception vector.

- 1 = 0xFF200200
- 0 = 0xBFC00480
- bit 13 Unimplemented: Read as '0'
- bit 12 EjtagBrk: Debug Interrupt Exception Request bit

This bit requests a debug interrupt exception to the processor when this bit is written as '1'. A write of '0' is ignored.

- 1 = A debug interrupt exception request is pending
- 0 = A debug interrupt exception request is not pending
- bit 11-4 Unimplemented: Read as '0'
- bit 3 See Note 1
- bit 2-0 Unimplemented: Read as '0'
- **Note 1:** For descriptions of these bits, please refer to the Imagination Technologies Limited web site. (www.imgtec.com).

### 20.2.4 ETAP EJTAGBOOT COMMAND

The ETAP\_EJTAGBOOT command causes the processor to fetch code from the debug exception vector after a Reset. This allows the programmer to send instructions to the processor to execute, instead of the processor fetching them from the normal Reset vector. The Reset value of the EjtagBrk, ProbTrap, and ProbE bits follows the setting of the internal EJTAGBOOT indication.

If the EJTAGBOOT instruction has been given, and the internal EJTAGBOOT indication is active, then the Reset value of the three bits is set ('1'), otherwise the Reset value is clear ('0').

The results of setting these bits are:

- Setting the EjtagBrk causes a Debug interrupt exception to be requested right after the processor Reset from the EJTAGBOOT instruction
- The debug handler is executed from the EJTAG memory because ProbTrap is set to indicate debug vector in EJTAG memory at 0xFF200200
- Service of the processor access is indicated because ProbEn is set

With this configuration in place, an interrupt exception will occur and the processor will fetch the handler from the DMSEG at 0xFF200200. Since ProbEn is set, the processor will wait for the instruction to be provided by the probe.

#### 20.2.5 ETAP FASTDATA COMMAND

The ETAP FASTDATA command provides mechanism for quickly transferring data between the processor and the probe. The width of the Fastdata register is one bit. During a fast data access, the Fastdata register is written and read (i.e., a bit is shifted in and a bit is shifted out). During a fast data access, the Fastdata register value shifted in specifies whether the fast data access should be completed or not. The value shifted out is a flag that indicates whether the fast data access was successful or not (if completion was requested). The FASTDATA access is used for efficient block transfers between the DMSEG segment (on the probe) and target memory (on the processor). An "upload" is defined as a sequence that the processor loads from target memory and stores to the DMSEG segment. A "download" is a sequence of processor loads from the DMSEG segment and stores to target memory. The "Fastdata area" specifies the legal range of DMSEG segment addresses (0xFF200000 to 0xFF20000F) that can be used for uploads and downloads. The Data and Fastdata registers (selected with the FASTDATA instruction) allow efficient completion of pending Fastdata area accesses.

During Fastdata uploads and downloads, the processor will stall on accesses to the Fastdata area. The PrAcc (processor access pending bit) will be '1' indicating the probe is required to complete the access. Both upload and download accesses are attempted by shifting in a zero SPrAcc value (to request access completion) and shifting out SPrAcc to see if the attempt will be successful (i.e., there was an access pending and a legal Fastdata area address was used).

Downloads will also shift in the data to be used to satisfy the load from the DMSEG segment Fastdata area, while uploads will shift out the data being stored to the DMSEG segment Fastdata area.

As indicated, the following two conditions must be true for the Fastdata access to succeed:

- PrAcc must be '1' (i.e., there must be a pending processor access)
- The Fastdata operation must use a valid Fastdata area address in the DMSEG segment (0xFF200000 to 0xFF20000F)

# 21.0 AC/DC CHARACTERISTICS AND TIMING REQUIREMENTS

# TABLE 21-1: AC/DC CHARACTERISTICS AND TIMING REQUIREMENTS

**Standard Operating Conditions** 

Operating Temperature: 0°C to +70°C. Programming at +25°C is recommended.

| Param.<br>No. | Symbol  | I Characteristic                                                   |     | Max. | Units | Conditions |  |  |  |
|---------------|---------|--------------------------------------------------------------------|-----|------|-------|------------|--|--|--|
| D111          | VDD     | Supply Voltage During Programming                                  |     | _    | V     | See Note 1 |  |  |  |
| D112          | VDD1V8  | DDR SDRAM Supply Voltage During Programming                        |     | _    | V     | See Note 1 |  |  |  |
| D116          | VDDVBAT | VBAT Supply Voltage During Programming                             |     | _    | V     | See Note 1 |  |  |  |
| D113          | IDDP    | Supply Current During Programming                                  | _   | _    | mA    | See Note 1 |  |  |  |
| D114          | IPEAK   | Instantaneous Peak Current During Start-up                         | _   | _    | mA    | See Note 1 |  |  |  |
| D115          | IDD1V8P | DDR SDRAM Supply Current During Programming                        | _   | _    | V     | See Note 1 |  |  |  |
| D117          | IDDVBAT | VBAT Supply Current During Programming                             | _   | _    | mA    | See Note 1 |  |  |  |
| D031          | VIL     | Input Low Voltage                                                  | _   | _    | V     | See Note 1 |  |  |  |
| D041          | VIH     | Input High Voltage                                                 | _   | _    | V     | See Note 1 |  |  |  |
| D080          | Vol     | Output Low Voltage                                                 | _   | _    | V     | See Note 1 |  |  |  |
| D090          | Vон     | Output High Voltage                                                | _   | _    | V     | See Note 1 |  |  |  |
| D012          | Сю      | Capacitive Loading on I/O pin (PGEDx)                              | _   | _    | pF    | See Note 1 |  |  |  |
| D013          | CF      | Filter Capacitor Value on VCAP                                     | _   | _    | μF    | See Note 1 |  |  |  |
| P1            | TPGC    | Serial Clock (PGECx) Period                                        | 100 | _    | ns    | _          |  |  |  |
| P1A           | TPGCL   | Serial Clock (PGECx) Low Time                                      | 40  | _    | ns    | _          |  |  |  |
| P1B           | TPGCH   | Serial Clock (PGECx) High Time                                     | 40  | _    | ns    | _          |  |  |  |
| P6            | TSET2   | VDD ↑ Setup Time to MCLR ↑                                         | 100 | _    | ns    | _          |  |  |  |
| P7            | THLD2   | Input Data Hold Time from MCLR ↑                                   | 500 | _    | ns    | _          |  |  |  |
| P9A           | TDLY4   | PE Command Processing Time                                         | 40  | _    | μS    | _          |  |  |  |
| P9B           | TDLY5   | Delay between PGEDx ↓ by the PE to PGEDx Released by the PE        | 15  | _    | μS    | _          |  |  |  |
| P11           | TDLY7   | Chip Erase Time                                                    | _   | _    | ms    | See Note 1 |  |  |  |
| P12           | TDLY8   | Page Erase Time                                                    | _   | _    | ms    | See Note 1 |  |  |  |
| P13           | TDLY9   | Row Programming Time                                               | _   | _    | ms    | See Note 1 |  |  |  |
| P14           | Tr      | MCLR Rise Time to Enter ICSP™ mode                                 | _   | 1.0  | μS    | _          |  |  |  |
| P15           | TVALID  | Data Out Valid from PGECx ↑                                        | 10  | _    | ns    | _          |  |  |  |
| P16           | TDLY8   | Delay between Last PGECx ↓ and MCLR ↓                              | 0   | _    | s     | _          |  |  |  |
| P17           | THLD3   | MCLR ↓ to VDD ↓                                                    | _   | 100  | ns    | _          |  |  |  |
| P18           | TKEY1   | Delay from First MCLR ↓ to First PGECx ↑ for Key Sequence on PGEDx | 40  | _    | ns    | _          |  |  |  |
| P19           | TKEY2   | Delay from Last PGECx ↓ for Key Sequence on PGEDx to Second MCLR ↑ | 40  | _    | ns    | _          |  |  |  |
| P20           | TMCLRH  | MCLR High Time                                                     | _   | 500  | μs    | _          |  |  |  |
|               |         |                                                                    |     |      |       |            |  |  |  |

**Note 1:** Refer to the "**Electrical Characteristics**" chapter in the specific device data sheet for the Minimum and Maximum values for this parameter.

# APPENDIX A: PIC32 FLASH MEMORY MAP

FIGURE A-1: FLASH MEMORY MAP



the memory map for your device.

# APPENDIX B: HEX FILE FORMAT

Flash programmers process the standard hexadecimal (hex) format used by the Microchip development tools. The format supported is the Intel<sup>®</sup> HEX32 Format (INHX32). Please refer to **Section 1.75** "**Hex file Formats**" in the "MPASM<sup>TM</sup> Assembler, MPLINK<sup>TM</sup> Object Linker, MPLIB<sup>TM</sup> Object Librarian User's Guide" (DS33014) for more information about hex file formats.

The basic format of the hex file is:

```
:BBAAAATTHHHH...HHHHCC
```

Each data record begins with a 9-character prefix and always ends with a 2-character checksum. All records begin with ':', regardless of the format. The individual elements are described below.

- BB is a two-digit hexadecimal byte count representing the number of data bytes that appear on the line. Divide this number by two to get the number of words per line.
- AAAA is a four-digit hexadecimal address representing the starting address of the data record. Format is high byte first followed by low byte.
- TT is a two-digit record type that will be '00' for data records, '01' for end-of-file records and '04' for extended-address record.
- HHHH is a four-digit hexadecimal data word.
   Format is low byte followed by high byte. There will be BB/2 data words following TT.
- CC is a two-digit hexadecimal checksum that is the 2's complement of the sum of all the preceding bytes in the line record.

Because the Intel hex file format is byte-oriented, and the 16-bit program counter is not, program memory sections require special treatment. Each 24-bit program word is extended to 32 bits by inserting a so-called "phantom byte". Each program memory address is multiplied by 2 to yield a byte address.

As an example, a section that is located at 0x100 in program memory will be represented in the hex file as 0x200.

The hex file will be produced with the following contents:

- :020000040000fa
- :040200003322110096
- :0000001FF

The data record (second line) has a load address of 0200, while the source code specified address is 0x100. The data is represented in "little-endian" format, that is the Least Significant Byte appears first and the phantom byte appears last, before the checksum.

### APPENDIX C: REVISION HISTORY

# **Revision A (August 2007)**

This is the initial released version of the document.

# Revision B (February 2008)

Update records for this revision are not available.

# Revision C (April 2008)

Update records for this revision are not available.

### Revision D (May 2008)

Update records for this revision are not available.

### Revision E (July 2009)

This version of the document includes the following additions and updates:

- Minor changes to style and formatting have been incorporated throughout the document
- · Added the following devices:
  - PIC32MX565F256H
  - PIC32MX575F512H
  - PIC32MX675F512H
  - PIC32MX795F512H
  - PIC32MX575F512L
  - PIC32MX675F512L
  - PIC32MX795F512L
- Updated MCLR pulse line to show active-high (P20) in Figure 7-1
- Updated Step 7 of Table 11-1 to clarify repeat of the last instruction in the step
- The following instructions in Table 13-1 were updated:
  - Seventh, ninth and eleventh instructions in Step 1
  - All instructions in Step 2
  - First instruction in Step 3
  - Third instruction in Step 4
- Added the following devices to Table 17-1:
  - PIC32MX565F256H
  - PIC32MX575F512H
  - PIC32MX575F512L
  - PIC32MX675F512H
  - PIC32MX675F512L
  - PIC32MX795F512H
  - PIC32MX795F512L
- · Updated address values in Table 17-2

# Revision E (July 2009) (Continued)

- · Added the following devices to Table 17-5:
  - PIC32MX565F256H
  - PIC32MX575F512H
  - PIC32MX675F512H
  - PIC32MX795F512H
  - PIC32MX575F512L
  - PIC32MX675F512L
  - PIC32MX795F512L
- Added Notes 1-3 and the following bits to the DEVCFG - Device Configuration Word Summary and the DEVCFG3: Device Configuration Word 3 (see Table 18-1 and Register):
  - FVBUSIO
  - FUSBIDIO
  - FCANIO
  - FETHIO
  - FMIIEN
  - FPBDIV<1:0>
  - FJTAGEN
- Updated the DEVID Summary (see Table 18-1)
- Updated ICESEL bit description and added the FJTAGEN bit in DEVCFG0: Device Configuration Word 0 (see Register 16-1)
- · Updated DEVID: Device and Revision ID register
- Added Device IDs and Revision table (Table 18-4)
- Added MCLR High Time (parameter P20) to Table 20-1
- Added Appendix B: "Hex File Format" and Appendix D: "Revision History"

# **Revision F (April 2010)**

This version of the document includes the following additions and updates:

- The following global bit name changes were made:
  - NVMWR renamed as WR
  - NVMWREN renamed as WREN
  - NVMERR renamed as WRERR
  - FVBUSIO renamed as FVBUSONIO
  - FUPLLEN renamed as UPLLEN
  - FUPLLIDIV renamed as UPLLIDIV
  - POSCMD renamed as POSCMOD
- Updated the PIC32MX family data sheet references in the fourth paragraph of Section 2.0 "Programming Overview"
- Updated the note in Section 5.2.2 "2-Phase ICSP"
- Updated the Initiate Flash Row Write Op Codes and instructions (see steps 4, 5 and 6 in Table 13-1)

# **Revision F (April 2010) (Continued)**

- · Added the following devices:
  - PIC32MX534F064H
  - PIC32MX534F064L
  - PIC32MX564F064H
  - PIC32MX564F064L
  - PIC32MX564F128H
  - PIC32MX564F128L
  - PIC32MX575F256L
  - PIC32MX664F064H
  - PIC32MX664F064L
  - PIC32MX664F128H
  - PIC32MX664F128L
  - PIC32MX675F256H
  - PIC32MX675F256L
  - PIC32MX695F512H
  - PIC32MX605F512L
  - PIC32MX764F128H
  - PIC32MX764F128L
  - PIC32MX775F256H
  - PIC32MX775F256L
  - DIO00M//775F540L
  - PIC32MX775F512H
  - PIC32MX775F512L

# **Revision G (August 2010)**

This revision of the document includes the following updates:

- Updated Step 3 in Table 11-1: Download the PE
- Minor corrections to formatting and text have been incorporated throughout the document

# Revision H (April 2011)

This version of the document includes the following additions and updates:

- Updates to formatting and minor typographical changes have been incorporated throughout the document
- · The following devices were added:
  - PIC32MX110F016B
  - PIC32MX110F016C
  - PIC32MX110F016D
  - PIC32MX120F032B
  - PIC32MX120F032C
  - PIC32MX120F032D
  - PIC32MX210F016B
  - PIC32MX210F016C
  - PIC32MX210F016D
  - PIC32MX220F032B
  - PIC32MX220F032C
  - PIC32MX220F032D
- The following rows were added to Table 17-1:
  - PIC32MX1X0
  - PIC32MX2X0
- Added a new sub section Section 17.4.6 "Checksum Values While Device Is Code-Protected"

- Removed Register 18-1 through Register 18-5.
- Removed Table 17-2
- Removed Section 17.5 "Checksum for PIC32 Devices" and its sub sections
- The Flash Program Memory Write-Protect Ranges table was removed (formerly Table 18-4)
- Added DEVCFG Locations for PIC32MX1X0 and PIC32MX20X Devices Only (see Table 18-3)
- In Section 18.0 "Configuration Memory and Device ID", removed Table 18-1 and updated Table 18-2: DEVID Summary as Table 18-1
- Added the NVMERR bit to the MCHP Status Value table (see Table 19-3)
- The following Silicon Revision and Revision ID are added to Table 18-4:
  - 0x5 B6 Revision
  - 0x1 A1 Revision
- Added a note to the Flash Memory Map (see Figure A-1)
- Added Appendix C: "Flash Program Memory Data Sheet Clarification"

# **Revision J (August 2011)**

Note: The revision history in this document intentionally skips from Revision H to Revision J to avoid confusing the uppercase letter "I" (EY) with the lowercase letter "I" (EL).

- All occurrences of VCORE/VCAP have been changed to VCAP
- Updated the fourth paragraph of Section 2.0 "Programming Overview"
- Removed the column, Programmer Pin Name, from the 2-Wire Interface Pins table and updated the Pin Type for MCLR (see Table 4-2)
- Added the following new devices to the Code Memory Size table (see Table 5-1) and the Device IDs and Revision table (see Table 18-4):
  - PIC32MX130F064B
  - PIC32MX130F064C
  - PIC32MX130F064D
  - PIC32MX150F128B
  - PIC32MX150F128C
  - PIC32MX150F128D
  - PIC32MX230F064B
  - PIC32MX230F064C
  - PIC32MX230F064D
  - PIC32MX250F128B
  - PIC32MX250F128C
  - PIC32MX250F128D
- Added Row Size and Page Size columns to the Code Memory Size table (see Table 5-1)

# Revision J (August 2011) (Continued)

- Updated the PGCx signal in Entering Enhanced ICSP Mode (see Figure 7-1)
- Updated the Erase Device block diagram (see Figure 9-1)
- Added a new step 4 to the process to erase a target device in Section 9.0 "Erasing the Device"
- Updated the MCLR signal in 2-Wire Exit Test Mode (see Figure 15-2)
- Updated the PE Command Set with the following commands and modified Note 2 (see Table 16-2):
  - PROGRAM CLUSTER
  - GET DEVICEID
  - CHANGE CFG
- Added a second note to Section 16.2.11 "GET\_CRC Command"
- Updated the Address and Length descriptions in the PROGRAM\_CLUSTER Format (see Table 16-13)
- Added a note after the CHANGE\_CFG Response (see Figure 16-27)
- Updated the DEVCFG0 and DEVCFG1 values for All PIC32MX1XX and All PIC32MX2XX devices in Table 17-1
- The following changes were made to the AC/DC Characteristics and Timing Requirements (Table 20-1):
  - Updated the Min. value for parameter D111 (VDD)
  - Added parameter D114 (IPEAK)
  - Removed parameters P2, P3, P4, P4A, P5, P8 and P10
- Removed Appendix C: "Flash Program Memory Data Sheet Clarification"
- Minor updates to text and formatting were incorporated throughout the document

#### Revision K (July 2012)

- All occurrences of PGC and PGD were changed to: PGEC and PGED, respectively
- Updated Section 1.0 "Device Overview" with a list of all major topics in this document
- Added Section 2.3 "Data Sizes"
- Updated Section 4.0 "Connecting to the Device"
- Added Note 2 to Connections for the On-chip Regulator (see Figure 4-2)
- Added Note 2 to the 4-wire and 2-wire Interface Pins tables (see Table 4-1 and Table 4-2)
- Updated Section 7.0 "Entering 2-Wire Enhanced ICSP Mode"
- Updated Entering Serial Execution Mode (see Figure 10-1)
- Updated step 11 in Section 10.2 "2-wire Interface"

- Updated Section 12.2 "With the PE"
- Updated Step 3 in Initiate Flash Row Write Op Codes (see Table 13-1)
- Updated Step 1 in Verify Device op Codes (see Table 14-1)
- Updated the interval in Section 15.1 "4-wire Interface" and Section 15.2 "2-wire Interface"
- Added a note regarding the PE location in Section 16.0 "The Programming Executive"
- Added references to the Operand field throughout Section 16.2 "The PE Command Set"
- Updated the PROGRAM Command Algorithm (see Figure 16-9)
- Updated the mask values for All PIC32MX1XX and PIC32MX2XX devices, and DEVCFG3 for all devices (see Table 17-1)
- Updated the DCR value (see Section 17.4.3 "Calculating for "DCR" in the Checksum Formula" and Table 17-2)
- Updated the Checksum Calculation Process (see Example 17-1)
- Added these new devices to the Code Memory Size table (see Table 5-1) and the Device IDs and Revision table (see Table 18-4):
  - PIC32MX420F032H PIC32MX450F128L
  - PIC32MX330F064H PIC32MX440F256H
  - PIC32MX330F064L PIC32MX450F256H
  - PIC32MX430F064H PIC32MX450F256L
  - PIC32MX430F064L PIC32MX460F256L
  - PIC32MX340F128H PIC32MX340F512H
  - PIC32MX340F128L PIC32MX360F512H
  - PIC32MX350F128H PIC32MX370F512H
  - PIC32MX350F128L PIC32MX370F512L
  - DIGGONA VOEGEGER
  - PIC32MX350F256H PIC32MX440F512H
  - PIC32MX350F256L PIC32MX460F512L
  - PIC32MX440F128H
     PIC32MX470F512H
     PIC32MX440F128L
     PIC32MX470F512L
  - PIC32MX450F128H
- Added a Note to Section 18.2 "Device Code Protection bit (CP)"
- Added the EJTAG Control Register (see Register 19-1)
- Updated Section 19.2.4 "ETAP\_EJTAGBOOT Command"
- AC/DC Characteristics and Timing Requirements updates (see Table 20-1):
  - Removed parameter D112
  - Replaced Notes 1 and 2 with a new Note 1
  - Updated parameters D111, D113, D114, D031, D041, D080, D090, D012, D013, P11, P12, and P13
- Minor updates to text and formatting were incorporated through the document

# Revision L (January 2013)

This revision includes the following updates:

- · The following sections were added or updated:
  - Section 2.1 "Devices with Dual Flash Panel and Dual Boot Regions" (new)
  - Section 4.3 "Power Requirements"
  - Section 13.0 "Initiating a Flash Row Write"
  - Section 16.1.1 "2-wire ICSP EJTAG RATE"
- Updated the Device Configuration Register Mask Values (see Table 17-1)
- · The following devices were added to the Code Memory Size table and the Device IDs and Revision table (see Table 5-1 and Table 18-4):
  - PIC32MZ0256ECE064
- PIC32MZ1024ECF064
- PIC32MZ0256ECE100
- PIC32MZ1024ECF100
- PIC32MZ0256ECE124
- PIC32MZ1024ECF124
- PIC32MZ0256ECE144
- PIC32MZ1024ECF144
- PIC32MZ0256ECF064
- PIC32MZ1024ECG064
- PIC32MZ0256ECF100
- PIC32MZ1024ECG100
- PIC32MZ0256ECF124
- PIC32MZ1024ECG124
- PIC32MZ0256ECF144
- PIC32MZ1024ECG144
- PIC32MZ0512ECE064
- PIC32MZ1024ECH064

- PIC32MZ0512ECE100
- PIC32MZ1024ECH100
- PIC32MZ0512ECE124
- PIC32MZ1024ECH124
- PIC32MZ0512ECE144
- PIC32MZ1024ECH144
- PIC32MZ0512ECF064 - PIC32MZ0512ECF100
- PIC32MZ2048ECG064
- PIC32MZ0512ECF124
- PIC32MZ2048ECG100 - PIC32MZ2048ECG124
- PIC32MZ0512ECF144
- PIC32MZ2048ECG144
- PIC32MZ1024ECE064
- PIC32MZ2048ECH064
- PIC32MZ1024ECE100
- PIC32MZ2048ECH100
- PIC32MZ1024ECE124
- PIC32MZ2048ECH124
- PIC32MZ1024ECE144
- PIC32MZ2048ECH144
- Note 3 and Note 4 and the GET CHECKSUM and QUAD WORD PRGM commands were added to the PE Command Set (see Table 16-2)
- Added Section 16.2.15 "GET\_CHECKSUM Command"
- Added Section 16.2.16 "QUAD\_WORD\_PRO-**GRAM Command**"
- Updated all addresses in DEVCFG Locations (see Table 18-1 and Table 18-2)
- · Added Configuration Word Locations for PIC32MZ EC Family Devices (see Table 18-3)
- Updated Section 18.2 "Device Code Protection bit (CP)"
- Updated Section 18.3 "Program Write Protection bits (PWP)"
- All references to Test mode were updated to programming mode throughout the document
- Minor updates to text and formatting were incorporated through the document

# **Revision M (September 2013)**

This revision includes the following updates:

- · All references to MIPS Technologies Inc. and www.mips.com were updated to Imagination Technologies Limited and www.imgtec.com, respectively
- Updated Section 2.0 "Programming Overview"
- Updated the last paragraph in Section 5.1.6 "Flash Memory"
- Updated Code Memory Sizes and added Note 3 (see Table 5-1)
- Updated the Erase Device flow diagram (see Figure 9-1)
- Updated Steps 1, 2, 3, and 5 in Table 11-1
- Added a new paragraph in Section 13.2 "Without the PE"
- Updated Step 2, 3, and 5 in Table 13-1
- Updated the Op code description in Table 16-17
- Updated Device Configuration Mask Values (see Table 17-1)
- · Removed the first sentence in the fourth paragraph of Section 17.3 "Algorithm"
- Updated Device IDs and Revision (see Table 18-4)

# Revision N (April 2014)

- Note 2 was updated in TABLE 4-1: "4-wire Interface Pins"
- Note 2 was updated in TABLE 4-2: "2-wire Interface Pins"
- The Delay value in Step 5 of Section 9.0 "Erasing the Device" was updated
- The Revision ID and Silicon Revision column was updated and the following devices were added to the Device IDs and Revision table (see Table 18-4):
  - PIC32MX170F256B - PIC32MX350F256H
  - PIC32MX170F256D
    - PIC32MX350F256I
  - PIC32MX270F256B
- PIC32MX430F064H
- PIC32MX270F256D
- PIC32MX430F064L - PIC32MX450F128H
- PIC32MX330F064H - PIC32MX330F064L
- PIC32MX450F128L
- PIC32MX350F128H
- PIC32MX450F256H
- PIC32MX350F128L
- PIC32MX450F256L

### **Revision P (October 2014)**

Note:

The revision history in this document intentionally skips from Revision N to Revision P to avoid confusing the uppercase letter "O" with the number zero "O".

The following updates were implemented:

- TABLE 5-1: "Code Memory Size" was updated to include PIC32MK device information
- TABLE 18-1: "Device Configuration Register Mask Values of Currently Supported PIC32MX, PIC32MZ, and PIC32MK Devices" was updated to include PIC32MK device information
- The original table, Table 18-4: Device IDs and Revision was removed as this information is readily available in the current Family Silicon Errata
- TABLE 19-4: "Configuration Word Locations for PIC32MK family Devices" was added

# Revision Q (July 2015)

This revision includes the following updates:

- Section 14.0 "Initiating a Flash Row Write" was added
- TABLE 18-1: "Device Configuration Register Mask Values of Currently Supported PIC32MX, PIC32MZ, and PIC32MK Devices" was updated to include DEVCFG4
- EQUATION 18-1: "Checksum Formula" was updated
- TABLE 19-3: "Configuration Word Locations for PIC32MZ family Devices" was updated to include DEVCFG4
- Minor updates to text and formatting were incorporated throughout the document

# **Revision R (April 2016)**

- FIGURE 4-1: "Programming Interfaces" was updated
- TABLE 4-1: "4-wire Interface Pins" was updated
- TABLE 4-2: "2-wire Interface Pins" was updated
- FIGURE 4-4: "PIC32MZ EC/EF Power Connections" was updated
- FIGURE 4-5: "PIC32MZ DA Power Connections" was updated
- TABLE 5-1: "Code Memory Size" was updated
- FIGURE 5-2: "Basic PIC32 Programming Interface Block Diagram" was updated
- FIGURE 16-1: "4-wire Exit Programming Mode" was updated
- FIGURE 16-2: "2-wire Exit Programming Mode" was updated
- Parameters D112 (VDD1V8) and D115 (IDD1V8P) were added to TABLE 21-1: "AC/DC Characteristics and Timing Requirements"
- Section 4.3 "PIC32MX Power Requirements" was updated
- Section 4.4 "PIC32MX With VBAT Pin Power Requirements" was added
- Section 4.5 "PIC32MZ EC and PIC32MZ EF Power Requirements" was added
- Section 4.6 "PIC32MZ DA Power Requirements" was added
- Section 4.7 "PIC32MK Power Requirements" was added
- Section 5.3.3 "Synchronization" was added
- Section 6.7 "Synchronize Pseudo Operation" was added
- Section 8.1 "4-wire Interface" was updated
- Section 8.2 "2-wire Interface" was updated
- TABLE 13-1: "Page Erase Op Codes" was updated
- TABLE 18-1: "Device Configuration Register Mask Values of Currently Supported PIC32MX, PIC32MZ, and PIC32MK Devices" was updated
- Note 1 in the Checksum Formula was updated (see Equation 18-1)



**NOTES:** 

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC32 logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, ETHERSYNCH, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and QUIET-WIRE are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, RightTouch logo, REAL ICE, Ripple Blocker, Serial Quad I/O, SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2007-2016, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0496-5



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

**Hong Kong** 

Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore**Tel: 65-6334-8870
Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366

Fax: 886-3-5770-955 **Taiwan - Kaohsiung**Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79
Germany - Dusseldorf

Tel: 49-2129-3766400 **Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 **Poland - Warsaw** 

Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15